LFXP2-17E-5FN484I Lattice, LFXP2-17E-5FN484I Datasheet - Page 206

no-image

LFXP2-17E-5FN484I

Manufacturer Part Number
LFXP2-17E-5FN484I
Description
FPGA - Field Programmable Gate Array 17K LUTs 358 I/O Ins on DSP 1.2V -5 Spd
Manufacturer
Lattice
Datasheet

Specifications of LFXP2-17E-5FN484I

Number Of Macrocells
17000
Number Of Programmable I/os
358
Data Ram Size
282624
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Package / Case
FPBGA-484
Number Of Logic Elements/cells
*
Number Of Labs/clbs
*
Total Ram Bits
282624
Number Of I /o
358
Number Of Gates
-
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
*
Operating Temperature
-40°C ~ 100°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFXP2-17E-5FN484I
Manufacturer:
Lattice
Quantity:
175
Part Number:
LFXP2-17E-5FN484I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 11-1. Typical DDR SDRAM Interface
Figure 11-2. Typical DDR2 SDRAM Interface
The following two figures show the DQ and DQS relationship for memory read and write interfaces.
Figure 11-3. DQ-DQS During READ
(DDR Memory Controller)
(DDR Memory Controller)
(at REG)
(at REG)
(at PIN)
(at PIN)
DQS
DQS
DQ
DQ
FPGA
FPGA
DQS, DQS#
COMMAND
COMMAND
ADDRESS
CONTROL
CLK/CLKN
CLK/CLKN
ADDRESS
CONTROL
DQ<7:0>
DQ<7:0>
DQS
DM
DM
Preamble
CLKP/CLKN
COMMAND
DQS, DQS#
CLKP/CLKN
COMMAND
ADDRESS
CONTROL
CONTROL
ADDRESS
REG and 90
DQS PIN to
Phase Shift
DQ<7:0>
DQ<7:0>
Degree
DQS
DM
DM
11-2
8
X
Y
Z
8
X
Y
Z
LatticeXP2 High-Speed I/O Interface
Postamble
DQ<7:0>
DQS
DM
ADDRESS
COMMAND
CONTROL
CLK/CLKN
DQ<7:0>
DQS, DQS#
DM
ADDRESS
COMMAND
CONTROL
CLK/CLKN
DDR Memory
DDR Memory

Related parts for LFXP2-17E-5FN484I