EP3C10M164C8N Altera, EP3C10M164C8N Datasheet - Page 260

IC CYCLONE III FPGA 402MHZ BGA-164

EP3C10M164C8N

Manufacturer Part Number
EP3C10M164C8N
Description
IC CYCLONE III FPGA 402MHZ BGA-164
Manufacturer
Altera
Series
Cyclone IIIr
Datasheets

Specifications of EP3C10M164C8N

No. Of Logic Blocks
645
Family Type
Cyclone III
No. Of I/o's
106
I/o Supply Voltage
3.3V
Operating Frequency Max
402MHz
Operating Temperature Range
0°C To +85°C
Family Name
Cyclone III
Number Of Logic Blocks/elements
10320
# I/os (max)
106
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
10320
Ram Bits
423936
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
164
Package Type
MBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C10M164C8N
Manufacturer:
ALTERA
0
11–6
Software Support
Cyclone III Device Handbook, Volume 1
CRC calculation time depends on the device and the error detection clock frequency.
Table 11–6
maximum clock frequencies for Cyclone III device family.
Table 11–6. CRC Calculation Time
Enabling the CRC error detection feature in the Quartus II software generates the
CRC_ERROR output to the optional dual purpose CRC_ERROR pin.
To enable the error detection feature using CRC, perform the following steps:
1. Open the Quartus II software and load a project using Cyclone III device family.
2. On the Assignments menu, click Settings. The Settings dialog box appears.
3. In the Category list, select Device. The Device page appears.
4. Click Device and Pin Options, as shown in
5. In the Device and Pin Options dialog box, click the Error Detection CRC tab.
6. Turn on Enable error detection CRC.
7. In the Divide error check frequency by box, enter a valid divisor as documented
8. Click OK.
Cyclone III
Cyclone III LS
Notes to
(1) The minimum time corresponds to the maximum error detection clock frequency and may vary with different
(2) The maximum time corresponds to the minimum error detection clock frequency and may vary with different PVT.
in
1
processes, voltages, and temperatures (PVT).
Table 11–5 on page
Table
The divisor value divides down the frequency of the configuration
oscillator output clock. This output clock is used as the clock source for the
error detection process.
lists the estimated time for each CRC calculation with minimum and
11–6:
Device
11–5.
EP3CLS100
EP3CLS150
EP3CLS200
EP3CLS70
EP3C120
EP3C10
EP3C16
EP3C25
EP3C40
EP3C55
EP3C80
EP3C5
Chapter 11: SEU Mitigation in the Cyclone III Device Family
Minimum Time (ms)
Figure
(1)
15
23
31
45
42
42
79
79
5
5
7
9
11–2.
© December 2009 Altera Corporation
Maximum Time (s)
11.77
15.81
22.67
21.24
21.24
40.27
40.27
Software Support
2.29
2.29
3.17
4.51
7.48
(2)

Related parts for EP3C10M164C8N