EP3C10M164C8N Altera, EP3C10M164C8N Datasheet - Page 302

IC CYCLONE III FPGA 402MHZ BGA-164

EP3C10M164C8N

Manufacturer Part Number
EP3C10M164C8N
Description
IC CYCLONE III FPGA 402MHZ BGA-164
Manufacturer
Altera
Series
Cyclone IIIr
Datasheets

Specifications of EP3C10M164C8N

No. Of Logic Blocks
645
Family Type
Cyclone III
No. Of I/o's
106
I/o Supply Voltage
3.3V
Operating Frequency Max
402MHz
Operating Temperature Range
0°C To +85°C
Family Name
Cyclone III
Number Of Logic Blocks/elements
10320
# I/os (max)
106
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
10320
Ram Bits
423936
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
164
Package Type
MBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C10M164C8N
Manufacturer:
ALTERA
0
1–18
Periphery Performance
Table 1–26. Cyclone III Devices RSDS Transmitter Timing Specifications
Cyclone III Device Handbook, Volume 2
f
(input clock
frequency)
HSC LK
Symbol
Table 1–25
Table 1–25. Cyclone III Devices JTAG Timing Parameters
High-Speed I/O Specifications
Table 1–26
For definitions of high-speed timing specifications, refer to
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Notes to
(1) For more information about JTAG waveforms, refer to
(2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For 1.8-V LVTTL/LVCMOS
JC P
JC H
JC L
JP SU_TDI
JP SU_TM S
JP H
JP CO
JP ZX
JP XZ
JS SU
JS H
JS CO
JS ZX
JS XZ
Symbol
and 1.5-V LVCMOS, the JTAG port clock to output time is 16 ns.
Modes
Table
×10
×8
×7
×4
×2
×1
TCK clock period
TCK clock high time
TCK clock low time
JTAG port setup time for TDI
JTAG port setup time for TMS
JTAG port hold time
JTAG port clock to output
JTAG port high impedance to valid output
JTAG port valid output to high impedance
Capture register setup time
Capture register hold time
Update register clock to output
Update register high impedance to valid output
Update register valid output to high impedance
lists the JTAG timing parameters and values for Cyclone III devices.
through
1–25:
Table 1–31
Min
10
10
10
10
10
10
Typ
C6
list the high-speed I/O timing for Cyclone III devices.
(2)
Parameter
(2)
Max
180
180
180
180
180
360
(2)
(2)
Min
10
10
10
10
10
10
“JTAG Waveform”
(Note
(2)
(2)
C7, I7
Typ
1),
(Note 1)
155.5
155.5
155.5
155.5
155.5
Max
(2)
311
Chapter 1: Cyclone III Device Data Sheet
in
(Part 1 of 2)
“Glossary” on page
© January 2010 Altera Corporation
“Glossary” on page
Min
10
10
10
10
10
10
C8, A7
Typ
Switching Characteristics
Min
40
20
20
10
10
1
3
5
1–27.
155.5
155.5
155.5
155.5
155.5
Max
311
Max
15
15
15
25
25
25
1–27.
MHz
MHz
MHz
MHz
MHz
MHz
Unit
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EP3C10M164C8N