XC2S100E-7PQ208C Xilinx, Inc., XC2S100E-7PQ208C Datasheet - Page 17

no-image

XC2S100E-7PQ208C

Manufacturer Part Number
XC2S100E-7PQ208C
Description
100000 SYSTEM GATE 1.8 VOLT FPGA - NOT RECOMMENDED for NEW DESIGN
Manufacturer
Xilinx, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S100E-7PQ208C
Manufacturer:
XILINX
0
Configuration
Configuration is the process by which the bitstream of a
design, as generated by the Xilinx software, is loaded into
the internal configuration memory of the FPGA. Spartan-II
devices support both serial configuration, using the
master/slave serial and JTAG modes, as well as byte-wide
configuration employing the Slave Parallel mode.
Configuration File
Spartan-II devices are configured by sequentially loading
frames of data that have been concatenated into a
configuration file.
storage space is needed for Spartan-II devices.
It is important to note that, while a PROM is commonly used
to store configuration data before loading them into the
FPGA, it is by no means required. Any of a number of
different kinds of under populated nonvolatile storage
already available either on or off the board (i.e., hard drives,
FLASH cards, etc.) can be used. For more information on
configuration without a PROM, refer to XAPP098, The
Low-Cost, Efficient Serial Configuration of Spartan FPGAs.
Table 9: Configuration Modes
DS001-2 (v2.8) June 13, 2008
Product Specification
Notes:
1.
2.
Master Serial mode
Slave Parallel mode
Boundary-Scan mode
Slave Serial mode
Configuration Mode
During power-on and throughout configuration, the I/O drivers will be in a high-impedance state. After configuration, all unused I/Os
(those not assigned signals) will remain in a high-impedance state. Pins used as outputs may pulse High at the end of configuration
(see
If the Mode pins are set for preconfiguration pull-ups, those resistors go into effect once the rising edge of INIT samples the Mode
pins. They will stay in effect until GTS is released during startup, after which the UnusedPin bitstream generator option will determine
whether the unused I/Os have a pull-up, pull-down, or no resistor.
Answer
R
10504).
Table 8
shows how much nonvolatile
Preconfiguration
Pull-ups
Yes
Yes
Yes
Yes
No
No
No
No
M0
0
0
0
0
1
1
1
1
www.xilinx.com
M1
0
0
1
1
0
0
1
1
Table 8: Spartan-II Configuration File Size
Modes
Spartan-II devices support the following four configuration
modes:
The Configuration mode pins (M2, M1, M0) select among
these configuration modes with the option in each case of
having the IOB pins either pulled up or left floating prior to
the end of configuration. The selection codes are listed in
Table
Configuration through the boundary-scan port is always
available, independent of the mode selection. Selecting the
boundary-scan mode simply turns off the other modes. The
three mode pins have internal pull-up resistors, and default
to a logic High if left unconnected.
M2
0
1
0
1
0
1
0
1
Slave Serial mode
Master Serial mode
Slave Parallel mode
Boundary-scan mode
XC2S100
XC2S150
XC2S200
9.
XC2S15
XC2S30
XC2S50
Device
Spartan-II FPGA Family: Functional Description
Direction
CCLK
Out
N/A
In
In
Configuration File Size (Bits)
Data Width
1
8
1
1
1,040,096
1,335,840
197,696
336,768
559,200
781,216
Serial D
Module 2 of 4
Yes
Yes
No
No
OUT
17

Related parts for XC2S100E-7PQ208C