XC2S100E-7PQ208C Xilinx, Inc., XC2S100E-7PQ208C Datasheet - Page 67

no-image

XC2S100E-7PQ208C

Manufacturer Part Number
XC2S100E-7PQ208C
Description
100000 SYSTEM GATE 1.8 VOLT FPGA - NOT RECOMMENDED for NEW DESIGN
Manufacturer
Xilinx, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S100E-7PQ208C
Manufacturer:
XILINX
0
Block RAM Switching Characteristics
TBUF Switching Characteristics
JTAG Test Access Port Switching Characteristics
DS001-3 (v2.8) June 13, 2008
Product Specification
Notes:
1.
Sequential Delays
Setup/Hold Times with Respect to Clock CLK
Clock CLK
Combinatorial Delays
Setup and Hold Times with Respect to TCK
Sequential Delays
T
T
T
T
T
T
TAPTCK /
BWCK
BACK
BDCK
BRCK
A zero hold time listing indicates no hold time or a negative hold time.
BECK
Symbol
T
T
Symbol
T
T
T
Symbol
BPWH
BCKO
BPWL
BCCS
TCKTDO
T
T
FTCK
T
/ T
/ T
/ T
/ T
/ T
OFF
ON
IO
T
R
BCKD
BCKE
BCKR
BCKW
BCKA
TCKTAP
Clock CLK to DOUT output
ADDR inputs
DIN inputs
EN inputs
RST input
WEN input
Minimum pulse width, High
Minimum pulse width, Low
CLKA -> CLKB setup time for different ports
IN input to OUT output
TRI input to OUT output high impedance
TRI input to valid data on OUT output
TMS and TDI setup and hold times
Output delay from clock TCK to output TDO
Maximum TCK clock frequency
Description
Description
Description
(1)
www.xilinx.com
Spartan-II FPGA Family: DC and Switching Characteristics
1.4 / 0
1.4 / 0
2.9 / 0
2.7 / 0
2.6 / 0
Min
4.0 / 2.0
-
-
-
-
Min
-
-
-6
-6
Max
0.1
0.1
-6
0
Max
3.4
1.9
1.9
3.0
Speed Grade
Max
11.0
-
-
-
-
-
Speed Grade
Speed Grade
33
-
1.4 / 0
1.4 / 0
3.2 / 0
2.9 / 0
2.8 / 0
4.0 / 2.0
Min
Min
-
-
-
-
-
-
Max
0.2
0.2
-5
0
-5
-5
Max
Max
11.0
4.0
1.9
1.9
4.0
33
-
-
-
-
-
-
Module 3 of 4
Units
Units
ns
ns
ns
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
67

Related parts for XC2S100E-7PQ208C