MC9S08GT32CFDE Freescale Semiconductor, MC9S08GT32CFDE Datasheet - Page 215

IC MCU 32K FLASH 20MHZ 48-QFN

MC9S08GT32CFDE

Manufacturer Part Number
MC9S08GT32CFDE
Description
IC MCU 32K FLASH 20MHZ 48-QFN
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheets

Specifications of MC9S08GT32CFDE

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
39
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QFN
Controller Family/series
HCS08
No. Of I/o's
39
Ram Memory Size
2KB
Cpu Speed
40MHz
No. Of Timers
2
Rohs Compliant
Yes
For Use With
M68DEMO908GB60E - BOARD DEMO MC9S08GB60M68EVB908GB60E - BOARD EVAL FOR MC9S08GB60
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
13.5.3
IICEN — IIC Enable
IICIE — IIC Interrupt Enable
MST — Master Mode Select
TX — Transmit Mode Select
TXAK — Transmit Acknowledge Enable
Freescale Semiconductor
The IICEN bit determines whether the IIC module is enabled.
The IICIE bit determines whether an IIC interrupt is requested.
The MST bit is changed from a 0 to a 1 when a START signal is generated on the bus and master mode
is selected. When this bit changes from a 1 to a 0 a STOP signal is generated and the mode of operation
changes from master to slave.
The TX bit selects the direction of master and slave transfers. In master mode this bit should be set
according to the type of transfer required. Therefore, for address cycles, this bit will always be high.
When addressed as a slave this bit should be set by software according to the SRW bit in the status
register.
This bit specifies the value driven onto the SDA during data acknowledge cycles for both master and
slave receivers.
1 = IIC is enabled.
0 = IIC is not enabled.
1 = IIC interrupt request enabled.
0 = IIC interrupt request not enabled.
1 = Master Mode.
0 = Slave Mode.
1 = Transmit.
0 = Receive.
1 = No acknowledge signal response is sent.
0 = An acknowledge signal will be sent out to the bus after receiving one data byte.
IIC Control Register (IIC1C)
Reset:
Read:
Write:
IICEN
Bit 7
0
Figure 13-7. IIC Control Register (IIC1C)
= Unimplemented or Reserved
MC9S08GB/GT Data Sheet, Rev. 2.3
IICIE
6
0
MST
5
0
TX
4
0
TXAK
3
0
RSTA
2
0
0
Inter-Integrated Circuit (IIC) Module
1
0
0
Bit 0
0
0
215

Related parts for MC9S08GT32CFDE