EP4SGX290KF40C3N Altera, EP4SGX290KF40C3N Datasheet - Page 838

IC STRATIX IV GX 290K 1517FBGA

EP4SGX290KF40C3N

Manufacturer Part Number
EP4SGX290KF40C3N
Description
IC STRATIX IV GX 290K 1517FBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX290KF40C3N

Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17248
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2624

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX290KF40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX290KF40C3N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX290KF40C3NB
Manufacturer:
ALTERA
0
4–32
Figure 4–18. Reset Sequence with CDR in Automatic Lock Mode
Notes to
(1) For t
(2) For t
Stratix IV Device Handbook Volume 2: Transceivers
Reset and Power Down Signals
Figure
pll_powerdown
LTD_Auto
Ouput Status Signals
4–18:
duration, refer to the
rx_analogreset[0]
pll_powerdown[0]
pll_powerdown[3]
rx_analogreset[3]
rx_freqlocked[0]
rx_dataout[63:0]
rx_freqlocked[3]
duration, refer to the
pll_locked[3]
pll_locked[0]
Receiver and Transmitter Channel Set-Up—Receiver CDR in Automatic Lock
Mode
This configuration contains both a transmitter and receiver channel. For Basic (PMA
Direct) drive ×1 mode, with receiver CDR in automatic lock mode, use the reset
sequence shown in
mode.
busy
DC and Switching Characteristics for Stratix IV Devices
1
t
pll_powerdown (1)
DC and Switching Characteristics for Stratix IV Devices
2
Figure
3
3
4–18. In this example, four channels are configured in this
Minimum of Two Parallel Clock Cycles
4
5
5
Chapter 4: Reset Control and Power Down in Stratix IV Devices
chapter.
t
TLD_Auto (2)
6
6
chapter.
PMA Direct Drive Mode Reset Sequences
7
valid parallel data into FPGA fabric
February 2011 Altera Corporation

Related parts for EP4SGX290KF40C3N