UPD78F0988AGC-8BS Renesas Electronics America, UPD78F0988AGC-8BS Datasheet - Page 350

no-image

UPD78F0988AGC-8BS

Manufacturer Part Number
UPD78F0988AGC-8BS
Description
Manufacturer
Renesas Electronics America
Datasheet

Specifications of UPD78F0988AGC-8BS

Lead Free Status / Rohs Status
Supplier Unconfirmed
348
Instruction
8-bit
operation
Group
Notes 1. When the internal high-speed RAM area is accessed or when an instruction that does not access data
Remarks 1. One clock of an instruction is equal to one CPU clock (f
2. When an area other than the internal high-speed RAM area is accessed
3. Except r = A
Mnemonic
AND
OR
XOR
2. The number of clocks shown is when the program is stored in the internal ROM area.
3. n indicates the number of wait states when the external memory expansion area is read.
is executed
register (PCC).
A, #byte
saddr, #byte
A, r
r, A
A, saddr
A, !addr16
A, [HL]
A, [HL + byte]
A, [HL + B]
A, [HL + C]
A, #byte
saddr, #byte
A, r
r, A
A, saddr
A, !addr16
A, [HL]
A, [HL + byte]
A, [HL + B]
A, [HL + C]
A, #byte
saddr, #byte
A, r
r, A
A, saddr
A, !addr16
A, [HL]
A, [HL + byte]
A, [HL + B]
A, [HL + C]
Operand
Note 3
Note 3
Note 3
CHAPTER 19 INSTRUCTION SET
User’s Manual U13029EJ7V1UD
Byte
2
2
2
2
3
2
2
2
3
1
2
2
2
3
2
2
2
3
1
2
2
2
3
2
2
2
3
1
2
2
Note 1 Note 2
4
6
4
4
4
8
4
8
8
8
4
6
4
4
4
8
4
8
8
8
4
6
4
4
4
8
4
8
8
8
Clock
9 + n
5 + n
9 + n
9 + n
9 + n
9 + n
5 + n
9 + n
9 + n
9 + n
9 + n
5 + n
9 + n
9 + n
9 + n
8
5
8
5
8
5
A
(saddr)
A
r
A
A
A
A
A
A
A
(saddr)
A
r
A
A
A
A
A
A
A
(saddr)
A
r
A
A
A
A
A
A
r A
r A
r
A (HL)
A byte
A r
A (saddr)
A (addr16)
A (HL + byte)
A (HL + B)
A (HL + C)
A byte
A r
A (saddr)
A (addr16)
A (HL)
A (HL + byte)
A (HL + B)
A (HL + C)
A
A
A
A
A
A
A
A
CPU
A
byte
r
(saddr)
(addr16)
(HL)
(HL + byte)
(HL + B)
(HL + C)
) selected by the processor clock control
(saddr) byte
(saddr) byte
(saddr)
Operation
byte
Z AC CY
Flag

Related parts for UPD78F0988AGC-8BS