ep1s25 Altera Corporation, ep1s25 Datasheet - Page 39

no-image

ep1s25

Manufacturer Part Number
ep1s25
Description
Stratix Device Family Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1s25B672
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
0
Part Number:
ep1s25B672C6ES
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6N
Manufacturer:
AD
Quantity:
1 001
Part Number:
ep1s25B672C6N
Manufacturer:
ALTERA
Quantity:
210
Part Number:
ep1s25B672C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6N
0
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
852
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
3
Part Number:
ep1s25B672C7
0
Altera Corporation
July 2005
Shift Register Support
You can configure embedded memory blocks to implement shift registers
for DSP applications such as pseudo-random number generators, multi-
channel filtering, auto-correlation, and cross-correlation functions. These
and other DSP applications require local data storage, traditionally
implemented with standard flip-flops, which can quickly consume many
logic cells and routing resources for large shift registers. A more efficient
alternative is to use embedded memory as a shift register block, which
saves logic cell and routing resources and provides a more efficient
implementation with the dedicated circuitry.
The size of a w × m × n shift register is determined by the input data
width (w), the length of the taps (m), and the number of taps (n). The size
of a w × m × n shift register must be less than or equal to the maximum
number of memory bits in the respective block: 576 bits for the M512
RAM block and 4,608 bits for the M4K RAM block. The total number of
shift register outputs (number of taps n × width w) must be less than the
maximum data width of the RAM block (18 for M512 blocks, 36 for M4K
blocks). To create larger shift registers, the memory blocks are cascaded
together.
Data is written into each address location at the falling edge of the clock
and read from the address at the rising edge of the clock. The shift register
mode logic automatically controls the positive and negative edge
clocking to shift the data in one clock cycle.
TriMatrix memory block in the shift register mode.
Stratix Device Handbook, Volume 1
Figure 2–14
Stratix Architecture
shows the
2–25

Related parts for ep1s25