ep1s25 Altera Corporation, ep1s25 Datasheet - Page 51

no-image

ep1s25

Manufacturer Part Number
ep1s25
Description
Stratix Device Family Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1s25B672
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
0
Part Number:
ep1s25B672C6ES
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6N
Manufacturer:
AD
Quantity:
1 001
Part Number:
ep1s25B672C6N
Manufacturer:
ALTERA
Quantity:
210
Part Number:
ep1s25B672C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6N
0
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
852
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
3
Part Number:
ep1s25B672C7
0
Figure 2–19. M-RAM Block Control Signals
Altera Corporation
July 2005
Dedicated
Row LAB
Clocks
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
One of the M-RAM block’s horizontal sides drive the address and control
signal (clock, renwe, byteena, etc.) inputs. Typically, the horizontal side
closest to the device perimeter contains the interfaces. The one exception
is when two M-RAM blocks are paired next to each other. In this case, the
side of the M-RAM block opposite the common side of the two blocks
contains the input interface. The top and bottom sides of any M-RAM
block contain data input and output interfaces to the logic array. The top
side has 72 data inputs and 72 data outputs for port B, and the bottom side
has another 72 data inputs and 72 data outputs for port A.
shows an example floorplan for the EP1S60 device and the location of the
M-RAM interfaces.
8
clock_a
clocken_a
clock_b
clocken_b
Stratix Device Handbook, Volume 1
aclr_a
aclr_b
Stratix Architecture
renwe_a
Figure 2–20
renwe_b
2–37

Related parts for ep1s25