GS4910B GENNUM [Gennum Corporation], GS4910B Datasheet - Page 10

no-image

GS4910B

Manufacturer Part Number
GS4910B
Description
HD/SD/Graphics Clock and Timing Generator with GENLOCK
Manufacturer
GENNUM [Gennum Corporation]
Datasheet
1.3 Pin Descriptions
Table 1-1: Pin Descriptions
Pin
Number
11, 20, 63
10
1
2
3
4
5
6
7
8
9
Name
LOCK_LOST
REF_LOST
VID_PLL_VDD
VID_PLL_GND
XTAL_VDD
X1
X2
XTAL_GND
CORE_GND
ANALOG_VDD
NC
Timing
Non
Synchronous
Non
Synchronous
Non
Synchronous
Non
Synchronous
36655 - 2
April 2006
Type
Output
Output
Power
Supply
Power
Supply
Power
Supply
Input
Output
Power
Supply
Power
Supply
Power
Supply
Description
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
This pin will be HIGH if the output is not genlocked to the input.
The GS4911B/GS4910B monitors the output pixel/line counters, as well
as the internal lock status from the genlock block and asserts
LOCK_LOST HIGH if it is determined that the output is not genlocked to
the input. This pin will be LOW if the device successfully genlocks the
output clock and timing signals to the input reference.
If LOCK_LOST is LOW, the reference timing generator outputs will be
phase locked to the detected reference signal, producing an output in
accordance with the video standard selected by the VID_STD[5:0] pins.
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
This pin will be HIGH if:
This pin will be LOW otherwise.
If the reference signal is removed when the device is in Genlock mode,
REF_LOST will go HIGH and the GS4911B/GS4910B will enter Freeze
mode (see
Most positive power supply connection for the video clock synthesis
internal block. Connect to +1.8V DC.
Ground connection for the video clock synthesis internal block. Connect
to GND.
Most positive power supply connection for the crystal buffer. Connect to
either +1.8V DC or +3.3V DC.
NOTE: Connect to +3.3V for minimum output PCLK jitter.
ANALOG SIGNAL INPUT
Connect to a 27MHz crystal or a 27MHz external clock source. See
Figure
ANALOG SIGNAL OUTPUT
Connect to a 27MHz crystal, or leave this pin open circuit if an external
clock source is applied to pin 6. See
Ground connection for the crystal buffer. Connect to GND.
Ground connection for core and I/O. Solder to the ground plane of the
application board.
NOTE: The CORE_GND pin should be soldered to the same main
ground plane as the exposed ground pad on the bottom of the device.
Most positive power supply connection for the analog input block.
Connect to +1.8V DC.
Do not connect.
• No input reference signal is applied to the device; or
• The input reference applied does not meet the minimum/maximum
timing requirements described in
1-1.
Section 3.2.1.2 on page
GS4911B/GS4910B Data Sheet
40).
Figure
Section 3.5.2 on page
1-1.
10 of 113
45.

Related parts for GS4910B