GS4910B GENNUM [Gennum Corporation], GS4910B Datasheet - Page 16

no-image

GS4910B

Manufacturer Part Number
GS4910B
Description
HD/SD/Graphics Clock and Timing Generator with GENLOCK
Manufacturer
GENNUM [Gennum Corporation]
Datasheet
Table 1-1: Pin Descriptions (Continued)
Pin
Number
46, 47
48
49
Name
PCLK3, PCLK3
LVDS/PCLK3_GND
PCLK2
Timing
36655 - 2
April 2006
Type
Output
Power
Supply
Output
Description
CLOCK SIGNAL OUTPUTS
Signal levels are LVDS compatible.
Differential video clock output signal.
PCLK3
the application layer.
By default, after system reset, this output will operate at the fundamental
frequency determined by the setting of the VID_STD[5:0] pins. It is
possible to define other non-standard fundamental clock rates using the
host interface.
It is also possible to select different division ratios for the
PCLK3
host interface. A clock output of the fundamental rate, fundamental rate
÷2, or fundamental rate ÷4 may be selected.
The
VID_STD[5:0] = 00h.
Ground connection for PCLK3 output circuitry and LVDS driver. Connect
to GND.
CLOCK SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
Video clock output signal.
PCLK2 presents a video sample rate clock output to the application
layer.
By default, after system reset, the PCLK2 output pin will operate at the
fundamental frequency determined by the setting of the VID_STD[5:0]
pins. It is possible to define other non-standard fundamental clock rates
using the host interface.
It is also possible to select different division ratios for the PCLK2 output
by programming designated registers in the host interface. A clock
output of the fundamental rate, fundamental rate ÷2, or fundamental rate
÷4 may be selected.
By setting designated registers in the host interface, the current drive
capability of this pin may be set high or low. By default, the current drive
will be low. It must be set high if the clock rate is greater than 100MHz.
The PCLK2 output will be held LOW when VID_STD[5:0] = 00h.
PCLK3
/
/
PCLK3
PCLK3
/
PCLK3
present a differential video sample rate clock output to
outputs by programming designated registers in the
GS4911B/GS4910B Data Sheet
outputs will be high impedance when
16 of 113

Related parts for GS4910B