S912XEG128J2MAL Freescale Semiconductor, S912XEG128J2MAL Datasheet - Page 537

no-image

S912XEG128J2MAL

Manufacturer Part Number
S912XEG128J2MAL
Description
16-bit Microcontrollers - MCU 16BIT 128K FLASH 16K RAM
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEG128J2MAL

Rohs
yes
Core
RISC
Processor Series
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
128 KB
Data Ram Size
12 KB
On-chip Adc
Yes
Operating Supply Voltage
5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
8
Data Rom Size
4 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
5.5 V
Supply Voltage - Min
3.13 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEG128J2MAL
Manufacturer:
NXP/恩智浦
Quantity:
20 000
14.3.2.4
Read or write: Anytime
All bits reset to zero.
14.3.2.5
Freescale Semiconductor
Module Base + 0x0003
Module Base + 0x0004
OC7M[7:0]
OC7D[7:0]
Reset
Reset
Field
Field
7:0
7:0
W
W
R
R
TCNT15
OC7D7
Output Compare Mask Action for Channel 7:0
A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare
on channel 7, overrides any channel 6:0 compares. For each OC7M bit that is set,the output compare
action reflects the corresponding OC7D bit.
0 The corresponding OC7Dx bit in the output compare 7 data register will not be transferred to the timer port on
1 The corresponding OC7Dx bit in the output compare 7 data register will be transferred to the timer port on a
Note: The corresponding channel must also be setup for output compare (IOSx = 1 andOCPDx = 0) for data to
Output Compare 7 Data Bits — A channel 7 event, which can be a counter overflow when TTOV[7] is set or A
channel 7 output compare can cause bits in the output compare 7 data register to transfer to the timer port data
register depending on the output compare 7 mask register.
Output Compare 7 Data Register (OC7D)
Timer Count Register (TCNT)
15
0
0
7
a channel 7 event, even if the corresponding pin is setup for output compare.
channel 7 event.
be transferred from the output compare 7 data register to the timer port.
TCNT14
OC7D6
14
0
0
6
Figure 14-6. Output Compare 7 Data Register (OC7D)
Figure 14-7. Timer Count Register High (TCNT)
MC9S12XE-Family Reference Manual Rev. 1.25
Table 14-4. OC7M Field Descriptions
Table 14-5. OC7D Field Descriptions
TCNT13
OC7D5
13
0
0
5
TCNT12
OC7D4
12
0
0
4
Description
Description
TCNT11
OC7D3
11
0
0
3
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
TCNT10
OC7D2
10
0
0
2
OC7D1
TCNT9
0
0
1
9
OC7D0
TCNT8
0
0
0
8
537

Related parts for S912XEG128J2MAL