YR0K42378FC000BA Renesas Electronics America, YR0K42378FC000BA Datasheet - Page 262

no-image

YR0K42378FC000BA

Manufacturer Part Number
YR0K42378FC000BA
Description
KIT EVAL FOR H8S/2378
Manufacturer
Renesas Electronics America
Series
H8®r
Type
MCUr
Datasheet

Specifications of YR0K42378FC000BA

Contents
Board
For Use With/related Products
H8S/2378
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Section 6 Bus Controller (BSC)
6.6.5
Figure 6.21 shows the basic access timing for DRAM space.
The four states of the basic timing consist of one T
output cycle) state, and the T
When DRAM space is accessed, the RD signal is output as the OE signal for DRAM. When
connecting DRAM provided with an EDO page mode, the OE signal should be connected to the
(OE ) pin of the DRAM. Setting the OEE bit to 1 in DRAMCR enables the OE signal for DRAM
Rev.7.00 Mar. 18, 2009 page 194 of 1136
REJ09B0109-0700
Read
Write
Note: n = 2 to 5
Basic Timing
φ
Address bus
RASn (CSn)
UCAS, LCAS
WE (HWR)
OE (RD)
Data bus
WE (HWR)
OE (RD)
Data bus
Figure 6.21 DRAM Basic Access Timing (RAST = 0, CAST = 0)
c1
and two T
T
p
Row address
c2
(column address output cycle) states.
High
High
p
T
(precharge cycle) state, one T
r
T
c1
Column address
T
c2
r
(row address

Related parts for YR0K42378FC000BA