C8051F988-GM Silicon Laboratories Inc, C8051F988-GM Datasheet - Page 181

IC MCU 8BIT 4KB FLASH 24QFN

C8051F988-GM

Manufacturer Part Number
C8051F988-GM
Description
IC MCU 8BIT 4KB FLASH 24QFN
Manufacturer
Silicon Laboratories Inc
Series
C8051F9xxr
Datasheets

Specifications of C8051F988-GM

Program Memory Type
FLASH
Program Memory Size
4KB (4K x 8)
Package / Case
24-UQFN Exposed Pad, 24-HUQFN
Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
17
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F9x
Core
8051
Data Ram Size
512 B
Interface Type
I2C, SMBus, Enhanced UART, Enhanced SPI
Maximum Clock Frequency
7 KHz
Number Of Programmable I/os
17
Number Of Timers
4
Operating Supply Voltage
2.4 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F996DK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
On-chip Dac
10 bit, 4 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1959-5
is enabled and selected as a reset source. The enable state of the V
a reset source is only altered by power-on and power-fail resets. For example, if the V
de-selected as a reset source and disabled by software, then a software reset is performed, the V
supply monitor will remain disabled and de-selected after the reset.
In battery-operated systems, the contents of RAM can be preserved near the end of the battery’s usable
life if the device is placed in Sleep Mode prior to a power-fail reset occurring. When the device is in Sleep
Mode, the power-fail reset is automatically disabled and the contents of RAM are preserved as long as
V
while the user is replacing the battery. Upon waking from Sleep mode, the enable and reset source select
state of the V
To allow software early notification that a power failure is about to occur, the VDDOK bit is cleared when
the V
interrupt. See Section “13. Interrupt Handler” on page 137 for more details.
Important Note: To protect the integrity of Flash contents, the V
and selected as a reset source if software contains routines which erase or write Flash memory. If
the V
Error device reset.
Important Notes:
1. Enable the V
2. Wait for the V
3. Select the V
DD
The Power-on Reset (POR) delay is not incurred after a V
“4. Electrical Characteristics” on page 46 for complete electrical characteristics of the V
Software should take care not to inadvertently disable the V
to RSTSRC to enable other reset sources or to trigger a software reset. All writes to RSTSRC should
explicitly set PORSF to 1 to keep the V
The V
supply monitor as a reset source before it has stabilized may generate a system reset. In systems
where this reset would be undesirable, a delay should be introduced between enabling the V
monitor and selecting it as a reset source. See Section “4. Electrical Characteristics” on page 46 for
minimum V
software contains routines that erase or write Flash memory. The procedure for enabling the V
supply monitor and selecting it as a reset source is shown below:
does not fall below V
DD
DD
supply monitor is not enabled, any erase or write performed on Flash memory will cause a Flash
DD
supply falls below the V
supply monitor must be enabled before selecting it as a reset source. Selecting the V
DD
DD
DD
DD
supply monitor are restored to the value last set by the user.
DD
Supply Monitor turn-on time. No delay should be introduced in systems where
Supply Monitor as a reset source (PORSF bit in RSTSRC = 1).
Supply Monitor (VDMEN bit in VDM0CN = 1).
Supply Monitor to stabilize (optional).
POR
. A large capacitor can be used to hold the power supply voltage above V
WARN
threshold. The VDDOK bit can be configured to generate an
DD
Monitor enabled as a reset source.
Rev. 1.0
C8051F99x-C8051F98x
DD
DD
supply monitor reset. See Section
Monitor as a reset source when writing
DD
DD
supply monitor must be enabled
supply monitor and its selection as
DD
supply monitor is
DD
monitor.
DD
DD
supply
POR
DD
181
DD

Related parts for C8051F988-GM