AT91SAM9263B-CU Atmel, AT91SAM9263B-CU Datasheet - Page 1096

IC ARM9 MCU 200 MHZ 324-TFBGA

AT91SAM9263B-CU

Manufacturer Part Number
AT91SAM9263B-CU
Description
IC ARM9 MCU 200 MHZ 324-TFBGA
Manufacturer
Atmel
Series
AT91SAMr
Datasheets

Specifications of AT91SAM9263B-CU

Core Processor
ARM9
Core Size
16/32-Bit
Speed
240MHz
Connectivity
CAN, Ethernet, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
AC'97, LCD, POR, PWM, WDT
Number Of I /o
160
Program Memory Size
128KB (128K x 8)
Program Memory Type
ROM
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
324-TFBGA
Processor Series
AT91SAMx
Core
ARM926EJ-S
Data Bus Width
32 bit
Data Ram Size
96 KB
Interface Type
2-Wire, EBI, I2S, MCI, SPI, USART
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
160
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91SAM9263-EK
Minimum Operating Temperature
- 40 C
Package
324TFBGA
Device Core
ARM926EJ-S
Family Name
91S
Maximum Speed
200 MHz
Operating Supply Voltage
1.8|2.5|3.3 V
Controller Family/series
AT91SAM9xxx
No. Of I/o's
160
Ram Memory Size
96KB
Cpu Speed
240MHz
No. Of Timers
1
Rohs Compliant
Yes
For Use With
AT91SAM9263-EK - KIT EVAL FOR AT91SAM9263AT91SAM-ICE - EMULATOR FOR AT91 ARM7/ARM9
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q3735625

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM9263B-CU
Manufacturer:
IDT
Quantity:
1 043
Part Number:
AT91SAM9263B-CU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91SAM9263B-CU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT91SAM9263B-CU-100
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
AT91SAM9263B-CU-100
Manufacturer:
ATMEL
Quantity:
3 060
Part Number:
AT91SAM9263B-CU-100
Manufacturer:
Atmel
Quantity:
10 000
1096
Revision
6249C
AT91SAM9263
Comments
USART: In
In
reset.
CAN: In
UDP:
Updated description of bit EPEDS in the USB_CSR register on
not affected.
Updated: write
Updated: write 0
LCDC: In
Updated
format.
Updated bit description
configuration table with new value for 24 bpp unpacked.
In
occurrences of “pin” to “signal”.
ISI: Added information to CODEC_ON bit description in
1006.
Added Bit 3 CDC_PND to
Correction to name of
Added note on ISI_PCK to
Updated ISI_RST bit description in
In
Added
Updated
Corrected VDDOSC value in
Errata changes: Inserted
on page
Inserted
Updated
Inserted
Inserted
Inserted
on page
Inserted
Section 34.6.2 “Receiver and Transmitter Control” on page
Section 44.11.24 “Power Control Register” on page
Table 47-3, “Power Consumption for Different Modes,” on page
Table 43-2 on page
Table 47-7, “Master Clock Waveform Parameters,” on page
Figure 37-7 on page 660
1060.
“EMACB”
“USART”
“SDRAM Controller”
Section 50.2.11.1 “NTRST: Device does not boot correctly due to power-up sequencing issue”
1064.
Section 50.2.4.1 “BMS Does Not Have Correct State” on page
Table 44-4, ”Little Endian Memory Organization”, on page
Section 47.6 “Crystal Oscillator Characteristics” on page
“USART”
Table 44-1, “I/O Lines Description,” on page
Section 34.5.1 “I/O Lines” on page 521
1=.....”RX_DATA_BK0: Receive Data Bank
=...”TXPKTRDY: Transmit Packet Ready”
,
,
,
Section 50.2.21.1 “SCK1 and SCK2 are Inverted” on page
Section 50.2.8.1 “Transmit Underrun Errors” on page
Section 49.2.19.3 “CTS Signal in Hardware Handshake” on page
Section 46.4.8 “ISI Preview Decimation Factor Register” on page
”PIXELSIZE: Bits per pixel” on page 938
“Two D Graphic Controller (TDGC)”
863, “Supported Endpoint” column updated in the USB Communication Flow.
Section 46.4.3 “ISI Status Register” on page
Table 46-9, “Register Mapping,” on page
Table 47-10, “32 kHz Oscillator Characteristics,” on page
,
Section 50.2.13.3 “JEDEC Standard Compatibility” on page
corrected mode switch conditions.
Section 46.4.1 “ISI Control 1 Register” on page
added information on TXD enabled.
947, LCD_PWR bit description, changed all
899, updated description of LCDDEN.
Section 46.4.1 “ISI Control 1 Register” on page
0”bitfield in USB_CSR
bitfield in USB_CSR
,
527, corrected information on software
page 894
Section 50.2.2.1 “Polygon Fill Function”
in LCDCON2 register, updated bit
1033.
1027, added note for SRAM access.
1031.
903, with Pixel 24 bpp unpacked
1005.
1010.
1060.
for details on control endpoints
1062.
1071.
1006.
1038.
1033.
1017.
1065.
6249H–ATARM–27-Jul-09
Change
Request
Ref.
4825
4367
4089
3476
4063
4099
3587
3518
3519
3250
3524
3904
4304
4092,
3862
4244
4093
4093
4093
4465
4221
3882

Related parts for AT91SAM9263B-CU