S9S12HY64J0MLH Freescale Semiconductor, S9S12HY64J0MLH Datasheet - Page 50

MCU 64K FLASH AUTO 64-LQFP

S9S12HY64J0MLH

Manufacturer Part Number
S9S12HY64J0MLH
Description
MCU 64K FLASH AUTO 64-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S9S12HY64J0MLH

Core Processor
HCS12
Core Size
16-Bit
Speed
32MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LCD, Motor control PWM, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-LQFP
Controller Family/series
S12
No. Of I/o's
50
Ram Memory Size
4KB
Cpu Speed
64MHz
No. Of Timers
2
Rohs Compliant
Yes
Processor Series
S12HY
Core
HCS12
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
DEMO9S12HY64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12HY64J0MLH
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Device Overview MC9S12HY/HA-Family
1.11.3.4
The RAM arrays are not initialized out of reset.
1.12
The COP time-out rate bits CR[2:0] and the WCOP bit in the CPMUCOP register at address 0x003C are
loaded from the Flash register FOPT. See
loaded from the Flash configuration field byte at global address 0x3_FF0E during the reset sequence.
1.13
The ATD module includes external trigger inputs ETRIG[3:0]. The external trigger allows the user to
synchronize ATD conversion to external trigger events.
trigger inputs.
50
COP Configuration
ATD External Trigger Input Connection
Memory
External Trigger
1. When LCD segment output driver is enabled on PP1/PP3, the ATD
2. Independent of the TIM0OCPD3/2 bit setting
external trigger function will be unavailable
ETRIG0
ETRIG1
ETRIG2
ETRIG3
Input
FOPT Register
FOPT Register
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
NV[2:0] in
Table 1-13. Initial COP Rate Configuration
Table 1-15. ATD External Trigger Sources
NV[3] in
Table 1-14. Initial WCOP Configuration
000
001
010
011
100
101
110
111
1
0
Table 1-13
TIM0 Channel output 2
TIM0 Channel output 3
and
Connectivity
Table 1-15
Table 1-14
COPCTL Register
COPCTL Register
PP1
PP3
CR[2:0] in
(1)
WCOP in
1
111
110
101
100
011
010
001
000
0
1
shows the connection of the external
for coding. The FOPT register is
(2)
2
Freescale Semiconductor

Related parts for S9S12HY64J0MLH