HD6417727F160CV Renesas Electronics America, HD6417727F160CV Datasheet - Page 434

IC SH MPU ROMLESS 240QFN

HD6417727F160CV

Manufacturer Part Number
HD6417727F160CV
Description
IC SH MPU ROMLESS 240QFN
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F160CV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F160CV
Manufacturer:
RENESAS
Quantity:
37
Part Number:
HD6417727F160CV
Manufacturer:
RENESAS
Quantity:
753
Company:
Part Number:
HD6417727F160CV
Quantity:
400
Section 13 Li Bus State Controller (LBSC)
13.2
13.2.1
LCDC and USB Host Controller can share the system memory with CPU and DMA Controller, so
these bus masters are able to work without any independent external memory and have huge
available memory space up to 64 Mbyte at area 3.
Since each LCDC, USB Host Controller, CPU, and DMA Controller can access area 3
individually. Set addresses for each controller to avoid address sharing.
13.2.2
LBSC works at below memories.
Memory area
Memory type
Bus width
Burst length
13.2.3
LBSC accepts a request that comes from LCDC or USB Host at a same time without any
prioritization to each module. LBSC tries to get bus right from BSC at any time when it get a
request from LCDC or USB Host. Once BSC gives LBSC a right, LCDC or BSC can access
external memory directly. The arbiter of LBSC gives a bus right to LCDC or USB Host as even.
13.2.4
While displaying images, the LCDC continuously reads data from the system memory with a 32
burst length. The LCDC burst length is specified by a register in the LCDC. If the data length is
shorter than 32 burst length, such as the case for the edge of LCD panel, the LCDC uses a shorter
burst length.
Rev.6.00 Mar. 27, 2009 Page 376 of 1036
REJ09B0254-0600
LBSC Operation
Bus Sharing Architecture
LCDC Li Bus Access
Usable System Memory
Bus Arbitration
Area3
Synchronous DRAM
16 or 32 bits
1 to 4 burst (USBH)
4 to 32 burst (LCDC) with 32-bit bus width, 8 to 64
burst (LCDC) with 16-bit bus width

Related parts for HD6417727F160CV