UPD70F3735GC-GAD-AX Renesas Electronics America, UPD70F3735GC-GAD-AX Datasheet - Page 511

no-image

UPD70F3735GC-GAD-AX

Manufacturer Part Number
UPD70F3735GC-GAD-AX
Description
MCU 32BIT V850ES/JX3-L 80-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3735GC-GAD-AX

Core Processor
RISC
Core Size
32-Bit
Speed
20MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
66
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Data Converters
A/D 8x10b, D/A 1x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3735GC-GAD-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JF3-L
R01UH0017EJ0400 Rev.4.00
Sep 30, 2010
(2) Operation timing
SIBn pin capture
INTCBnR signal
INTCBnT signal
(1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (f
(2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits.
(3) Write E3H to the CBnCTL0 register, and select the transmission/reception mode, MSB first, and continuous
(4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and
(5) When transmission/reception is started, output the serial clock to the SCKBn pin, output the transmit data
(6) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to
(7) To continue transmission/reception, write the transmit data to the CBnTX register again after the INTCBnT
(8) When one transmission/reception is completed, the reception completion interrupt request signal
(9) When a new transmit data is written to the CBnTX register before communication completion, the next
(10) Read the CBnRX register.
Remark
CBnTSF bit
SCKBn pin
SOBn pin
SIBn pin
timing
and master mode.
transfer mode at the same time as enabling the operation of the communication clock (f
transmission/reception is started.
to the SOBn pin in synchronization with the serial clock, and capture the receive data of the SIBn pin.
the CBnTX register is enabled, the transmission enable interrupt request signal (INTCBnT) is generated.
signal is generated.
(INTCBnR) is generated, and reading of the CBnRX register is enabled.
communication is started following communication completion.
(1)
(2)
(3)
n = 0 to 2
(4)
(5)
Bit 7
Bit 7
(6)
Bit 6
Bit 6
Bit 5 Bit 4 Bit 3
Bit 5 Bit 4 Bit 3
(7)
CHAPTER 16 3-WIRE VARIABLE-LENGTH SERIAL I/O (CSIB)
Bit 2
Bit 2
Bit 1
Bit 1
(8) (9) (10) (11)
Bit 0
Bit 0 Bit 7
Bit 7
Bit 6
Bit 6
Bit 5 Bit 4 Bit 3
Bit 5 Bit 4 Bit 3
Bit 2
Bit 2
Bit 1
Bit 1
(12)
Bit 0
Bit 0
CCLK
(13) (15)
).
Page 495 of 816
CCLK
) = f
XX
/2,
(1/2)

Related parts for UPD70F3735GC-GAD-AX