UPD70F3735GC-GAD-AX Renesas Electronics America, UPD70F3735GC-GAD-AX Datasheet - Page 676

no-image

UPD70F3735GC-GAD-AX

Manufacturer Part Number
UPD70F3735GC-GAD-AX
Description
MCU 32BIT V850ES/JX3-L 80-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3735GC-GAD-AX

Core Processor
RISC
Core Size
32-Bit
Speed
20MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
66
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Data Converters
A/D 8x10b, D/A 1x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3735GC-GAD-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JF3-L
R01UH0017EJ0400 Rev.4.00
Sep 30, 2010
Item
LVI
Main clock oscillator
Subclock oscillator
Internal oscillator
PLL
CPU
DMA
Interrupt controller
Timer P (TMP0 to TMP2, TMP5)
Timer Q (TMQ0)
Timer M (TMM0)
Watch timer
Watchdog timer 2
Serial interface
A/D converter
D/A converter
Real-time output function (RTO)
Key interrupt function (KR)
CRC operation circuit
External bus interface
Port function
Internal data
(2) Releasing HALT mode by reset
The same operation as the normal reset operation is performed.
Setting of HALT Mode
CSIB0 to CSIB2
I
UARTA0 to UARTA2
2
C00, I
2
C01
Table 21-3. Operating Status in HALT Mode
Operable
Oscillates
Oscillation enabled
Operable
Stops operation
Operable
Operable
Operable
Operable
Operable when a clock other than f
selected as the count clock
Operable when f
selected as the count clock
Operable when a clock other than f
selected as the count clock
Operable
Operable
Operable
Operable
Operable
Operable
Operable
Operable (in the status in which data is not input to the CRCIN register to stop the
CPU)
See 2.2 Pin States.
Retains status before HALT mode was set
The CPU registers, statuses, data, and all other internal data such as the contents of
the internal RAM are retained as they were before the HALT mode was set.
When Subclock Is Not Used
X
(divided BRG) is
Operating Status
XT
XT
is
is
CHAPTER 21 STANDBY FUNCTION
Oscillates
Operable
Operable
Operable
When Subclock Is Used
Page 660 of 816

Related parts for UPD70F3735GC-GAD-AX