XC68HC12A0CPV8 Freescale Semiconductor, XC68HC12A0CPV8 Datasheet - Page 299

IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112

XC68HC12A0CPV8

Manufacturer Part Number
XC68HC12A0CPV8
Description
IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of XC68HC12A0CPV8

Controller Family/series
68HC12
No. Of I/o's
68
Eeprom Memory Size
1KB
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
1
Core Size
16 Bit
Program Memory Size
60KB
Peripherals
ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
SC0SR1 — MI Bus Status Register 1
MC68HC912D60A — Rev. 3.1
Freescale Semiconductor
RESET:
Bit 7
1
6
1
RDRF — Receive Data Register Full Flag
1. Note that TDRE and TC will both behave in the same way as during normal SCI transmissions.
The MI Bus will still be receiving when the TC bit becomes set, hence any queued transmission
will not start until the current pull field has finished. See also
The bits in these registers are set by various conditions in the MI Bus
hardware and are automatically cleared by special acknowledge
sequences. The receive related flag bits in SC0SR1 (RDRF, OR and
NF) are all cleared by a read of this register followed by a read of the
transmit/receive data register low byte. However, only those bits
which were set when SC0SR1 was read will be cleared by the
subsequent read of the transmit/receive data register low byte.
Read anytime (used in auto clearing mechanism). Write has no
meaning or effect.
The EOF (end-of-frame) during an MI Bus pull-field is a continuous
square wave, which will result in multiple RDRFs. This may be dealt
with in any of the following ways:
0 = Contents of the receiver shift register have not been transferred
1 = Contents of the receiver serial shift register have been
– By clearing the RIE mask, ignoring unneeded RDRFs, initiating
– By clearing the RE bit when a pull field is complete, followed by
– By disabling the MI Bus.
RDRF
5
0
to the receiver data register.
transferred to the receiver data register.
a push field, waiting for TDRE
setting the RE bit after the TDRE
push field is asserted.
Freescale Interconnect Bus
4
0
OR
3
0
NF
2
0
(1)
1
and then clearing the RDRF
flag associated with the next
Register
1
0
Freescale Interconnect Bus
Descriptions.
SCI0/MI Bus registers
Bit 0
0
Technical Data
$00C4
299

Related parts for XC68HC12A0CPV8