DS21Q55 Maxim Integrated Products, DS21Q55 Datasheet - Page 46

IC TXRX QUAD T1/E1/J1 SCT 256BGA

DS21Q55

Manufacturer Part Number
DS21Q55
Description
IC TXRX QUAD T1/E1/J1 SCT 256BGA
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS21Q55

Function
Transceiver
Interface
E1, J1, T1
Number Of Circuits
4
Voltage - Supply
3.14 V ~ 3.47 V
Current - Supply
75mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
256-BGA
Includes
BERT Generator and Detector, Dual HDLC Controllers
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Power (watts)
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS21Q55
Manufacturer:
DS
Quantity:
959
Part Number:
DS21Q55
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21Q552
Manufacturer:
DS
Quantity:
7
Part Number:
DS21Q552
Manufacturer:
DALLAS
Quantity:
319
Part Number:
DS21Q552
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21Q552+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21Q552BN+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21Q552N+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21Q554
Manufacturer:
DS
Quantity:
20
Part Number:
DS21Q554
Manufacturer:
AD
Quantity:
301
Part Number:
DS21Q554
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS21Q554B+
Manufacturer:
MAXIM/美信
Quantity:
20 000
5.1 Power-Up Sequence
The DS21Q55 contains an on-chip power-up reset function that automatically clears the writeable register
space immediately after power is supplied to the DS21Q55. The user can issue a chip reset at any time.
Issuing a reset disrupts traffic flowing through the DS21Q55 until the device is reprogrammed. The reset
can be issued through hardware using the TSTRST pin or through software using the SFTRST function in
the master mode register. The LIRST (LIC2.6) should be toggled from 0 to 1 to reset the line interface
circuitry. (It takes the DS21Q55 about 40ms to recover from the LIRST bit being toggled.) Finally, after
the TSYSCLK and RSYSCLK inputs are stable, the receive and transmit elastic stores should be reset
(this step can be skipped if the elastic stores are disabled).
5.1.1 Master Mode Register
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 0/Software-Issued Reset (SFTRST). A 0-to-1 transition causes the register space in the device to be cleared.
A reset clears all configuration and status registers. The bit automatically clears itself when the reset has completed.
Bit 1/Device Operating Mode (T1/E1). Used to select the operating mode of the framer/formatter (digital) portion
of the 2156. The operating mode of the LIU must also be programmed.
Bits 2, 3/Test Mode Bits (TEST0, TEST1). Test modes are used to force the output pins of the device into known
states. This can facilitate the checkout of assemblies during the manufacturing process and also be used to isolate
devices from shared buses.
Bits 4 to 7/Unused, must be set to 0 for proper operation
TEST1
0
0
1
1
0 = T1 operation
1 = E1 operation
TEST0
7
0
0
1
0
1
Operate normally
Force all output pins into tri-state (including all I/O pins and parallel port pins)
Force all output pins low (including all I/O pins except parallel port pins)
Force all output pins high (including all I/O pins except parallel port pins)
MSTRREG
Master Mode Register
00h
6
0
5
0
4
0
Effect On Output Pins
46 of 237
TEST1
0
3
TEST0
2
0
T1/E1
1
0
SFTRST
0
0

Related parts for DS21Q55