ep1agx50d Altera Corporation, ep1agx50d Datasheet - Page 122

no-image

ep1agx50d

Manufacturer Part Number
ep1agx50d
Description
Arria Gx Device Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1agx50dF1152C4N
Manufacturer:
ALTERA
0
Part Number:
ep1agx50dF1152C5N
Manufacturer:
ALTERA
Quantity:
885
Part Number:
ep1agx50dF1152C5N
Manufacturer:
ALTERA
0
Part Number:
ep1agx50dF1152C6N
Manufacturer:
ALTERA
Quantity:
246
Part Number:
ep1agx50dF1152C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1agx50dF1152C6N
Manufacturer:
ALTERA
0
Part Number:
ep1agx50dF1152C6N
Manufacturer:
ALTERA
Quantity:
4
Part Number:
ep1agx50dF1152I4N
Manufacturer:
ALTERA
0
Part Number:
ep1agx50dF1152I5N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
ep1agx50dF780C6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
ep1agx50dF780C6N
Manufacturer:
ALTERA
Quantity:
852
I/O Structure
Figure 2–77. DQS Phase-Shift Circuitry
Notes to
(1)
(2)
(3)
(4)
2–114
Arria GX Device Handbook, Volume 1
There are up to 18 pairs of DQS pins available on the top or bottom of the Arria GX device. There are up to 10 pairs
on the right side and 8 pairs on the left side of the DQS phase-shift circuitry.
The “t” module represents the DQS logic block.
Clock pins CLK[15..12]p feed phase-shift circuitry on the top of the device and clock pins CLK[7..4]p feed the
phase circuitry on the bottom of the device. You can also use a PLL clock output as a reference clock to phase shift
circuitry.
You can only use PLL 5 to feed the DQS phase-shift circuitry on the top of the device and PLL 6 to feed the DQS
phase-shift circuitry on the bottom of the device.
to IOE
DQS
Pin
Δt
Figure
2–77:
f
These dedicated circuits combined with enhanced PLL clocking and
phase-shift ability provide a complete hardware solution for interfacing
to high-speed memory.
For more information about external memory interfaces, refer to the
External Memory Interfaces in Arria GX Devices
Arria GX Device Handbook.
Programmable Drive Strength
The output buffer for each Arria GX device I/O pin has a programmable
drive strength control for certain I/O standards. The LVTTL, LVCMOS,
SSTL, and HSTL standards have several levels of drive strength that the
you can control. The default setting used in the Quartus II software is the
maximum current strength setting that is used to achieve maximum I/O
performance. For all I/O standards, the minimum setting is the lowest
drive strength that guarantees the I
minimum settings provides signal slew rate control to reduce system
noise and signal overshoot.
to IOE
DQS
Pin
Δt
Notes
CLK[15..12]p (3)
(1),
Phase-Shift
(2)
Circuitry
DQS
From PLL 5 (4)
to IOE
DQS
Pin
Δt
OH
/I
OL
of the standard. Using
chapter in volume 2 of the
Altera Corporation
to IOE
DQS
Pin
Δt
May 2008

Related parts for ep1agx50d