SC9S12XS256J1MAA FREESCALE [Freescale Semiconductor, Inc], SC9S12XS256J1MAA Datasheet - Page 631

no-image

SC9S12XS256J1MAA

Manufacturer Part Number
SC9S12XS256J1MAA
Description
HCS12 Microcontrollers
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
fault information will be recorded until the specific ECC fault flag has been cleared. In the event of
simultaneous ECC faults the priority for fault recording is double bit fault over single bit fault.
All FECCR bits are readable but not writable.
Freescale Semiconductor
GADDR[22:16]
Offset Module Base + 0x000E
Offset Module Base + 0x000F
Reset
Reset
PAR[7:0]
Field
15:8
6–0
W
W
R
R
0
0
7
7
ECC Parity Bits — Contains the 8 parity bits from the 72 bit wide P-Flash data word or the 6 parity bits,
allocated to PAR[5:0], from the 22 bit wide D-Flash word with PAR[7:6]=00.
Global Address — The GADDR[22:16] field contains the upper seven bits of the global address having
caused the error.
ECCRIX[2:0]
= Unimplemented or Reserved
= Unimplemented or Reserved
Figure 20-21. Flash ECC Error Results Low Register (FECCRLO)
Figure 20-20. Flash ECC Error Results High Register (FECCRHI)
000
001
010
011
100
101
110
111
0
0
6
6
Table 20-26. FECCR Index=000 Bit Descriptions
S12XS Family Reference Manual, Rev. 1.09
Parity bits read from
Table 20-25. FECCR Index Settings
Flash block
Bits [15:8]
0
0
5
5
Not used, returns 0x0000 when read
Not used, returns 0x0000 when read
Data 1 [15:0] (P-Flash only)
Data 2 [15:0] (P-Flash only)
Data 3 [15:0] (P-Flash only)
FECCR Register Content
0
0
4
4
ECCR[15:8]
Global address [15:0]
ECCR[7:0]
Description
Data 0 [15:0]
Bit[7]
0
0
0
3
3
64 KByte Flash Module (S12XFTMR64K1V1)
Global address
0
0
2
2
Bits[6:0]
[22:16]
0
0
1
1
0
0
0
0
631

Related parts for SC9S12XS256J1MAA