ADSP-21364SBBCZENG AD [Analog Devices], ADSP-21364SBBCZENG Datasheet - Page 41

no-image

ADSP-21364SBBCZENG

Manufacturer Part Number
ADSP-21364SBBCZENG
Description
SHARC Processor
Manufacturer
AD [Analog Devices]
Datasheet
Preliminary Technical Data
SPI Interface—Slave
Table 37. SPI Interface Protocol —Slave Switching and Timing Specifications
Parameter
Timing Requirements
t
t
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
t
SPICLKS
SPICHS
SPICLS
SDSCO
HDS
SSPIDS
HSPIDS
SDPPW
DSOE
DSDHI
DDSPIDS
HDSPIDS
DSOV
CPHASE=1
CPHASE=0
(OUTPUT)
(OUTPUT)
(CP = 0)
SPICLK
(CP = 1)
(INPUT)
SPICLK
(INPUT)
(INPUT)
MISO
(INPUT)
MISO
(INPUT)
SPIDS
MOSI
MOSI
t
S D S C O
t
t
t
D S O E
D S O V
D S O E
Serial Clock Cycle
Serial Clock High Period
Serial Clock Low Period
SPIDS Assertion to First SPICLK Edge
CPHASE = 0
CPHASE = 1
Last SPICLK Edge to SPIDS Not Asserted, CPHASE = 0
Data Input Valid to SPICLK edge (Data Input Set-up Time)
SPICLK Last Sampling Edge to Data Input Not Valid
SPIDS Deassertion Pulse Width (CPHASE=0)
SPIDS Assertion to Data Out Active
SPIDS Deassertion to Data High Impedance
SPICLK Edge to Data Out Valid (Data Out Delay Time)
SPICLK Edge to Data Out Not Valid (Data Out Hold Time)
SPIDS Assertion to Data Out Valid (CPHASE=0)
t
t
S P IC H S
S S P I D S
t
t
D D S P I D S
MSB VALID
S P I C L S
MSB VALID
MSB
MSB
Rev. PrB | Page 41 of 52 | September 2004
t
D D S P I D S
t
Figure 34. SPI Slave Timing
t
S P I C H S
S P I C L S
t
S S P I D S
t
D D S P I D S
LSB VALID
t
t
S P I C L K S
S S P I D S
t
LSB
H D L S B S
LSB VALID
t
H S P I D S
2 × t
2
2 × t
Min
4 × t
2 × t
2 × t
2 × t
2 × t
2
0
0
2 × t
t
H S P I D S
t
H D S
PCLK
PCLK
PCLK
PCLK
PCLK
PCLK
PCLK
PCLK
LSB
– 2
t
S D P P W
t
t
t
D S D H I
H D LS B S
D S D H I
Max
4
4
9.4
5 × t
PCLK
ADSP-21364
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21364SBBCZENG