HD6417032F20V Renesas Electronics America, HD6417032F20V Datasheet - Page 196

SH1 ROMLESS LEAD FREE

HD6417032F20V

Manufacturer Part Number
HD6417032F20V
Description
SH1 ROMLESS LEAD FREE
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417032F20V

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417032F20V
Manufacturer:
TI
Quantity:
201
Part Number:
HD6417032F20V
Manufacturer:
RENESAS
Quantity:
20
Section 8 Bus State Controller (BSC)
For details on bus cycles when external spaces are accessed, see section 8.4, Accessing External
Memory Space, section 8.5, DRAM Interface Operation, and section 8.6, Address/Data
Multiplexed I/O Space Access.
Accesses to on-chip spaces are as follows: On-chip supporting module spaces (area 5 when
address bit A27 is 1) are always 3-state access spaces, regardless of WCR, with no WAIT signal
sampling. Accesses to on-chip ROM (area 0 when MD2–MD0 are 010) and on-chip RAM (area 7
when address bit A27 is 0) are always performed in 1 state, regardless of WCR, with no WAIT
signal sampling.
) are not observed when the WAIT signal is input
If the bus timing specifications (t
and t
WTS
WTH
in external space access, this will simply mean that WAIT signal assertion and negation will not
be detected, but will not result in misoperation. Note, however, that the inability to detect WAIT
signal assertion may result in a problem with memory access due to insertion of an insufficient
number of waits.
Rev. 7.00 Jan 31, 2006 page 168 of 658
REJ09B0272-0700

Related parts for HD6417032F20V