MCIMX535DVV1C Freescale Semiconductor, MCIMX535DVV1C Datasheet - Page 94

no-image

MCIMX535DVV1C

Manufacturer Part Number
MCIMX535DVV1C
Description
IMX53 REV 2.1 COMM
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MCIMX535DVV1C

Rohs Compliant
YES
Core Size
32bit
Program Memory Size
288KB
Cpu Speed
1GHz
Digital Ic Case Style
BGA
No. Of Pins
529
Supply Voltage Range
1.25V To 1.35V
Operating Temperature Range
-20°C To +85°C
Msl
MSL 3 - 168 Hours
Embedded Interface Type
I2C, SPI, UART
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX535DVV1C
Manufacturer:
LRC
Quantity:
21 000
Part Number:
MCIMX535DVV1C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX535DVV1C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX535DVV1CR2
Manufacturer:
FREESCALE
Quantity:
556
Electrical Characteristics
The maximal accuracy of UP/DOWN edge of controls is:
94
1
2
IP5o
IP13o Offset of VSYNC
IP8o
IP9o
Display interface clock period immediate value.
DISP_CLK_PERIOD—number of DI_CLK per one Tdicp. Resolution 1/16 of DI_CLK.
DI_CLK_PERIOD—relation of between programing clock frequency and current system clock frequency
Display interface clock period average value.
DI’s counter can define offset, period and UP/DOWN characteristic of output signal according to programed parameters of the
counter. Same of parameters in the table are not defined by DI’s registers directly (by name), but can be generated by
corresponding DI’s counter. The SCREEN_WIDTH is an input value for DI’s HSYNC generation counter. The distance
between HSYNCs is a SCREEN_WIDTH.
ID
Offset of IPP_DISP_CLK
Offset of HSYNC
Offset of DRDY
Table 61. Synchronous Display Interface Timing Characteristics (Pixel Level) (continued)
Tdicp
Parameter
=
T diclk floor
T diclk
i.MX53xD Applications Processors for Consumer Products, Rev. 3
×
DISP_CLK_PERIOD
--------------------------------------------------- -
DI_CLK_PERIOD
Symbol
DISP_CLK_PERIOD
--------------------------------------------------- -
Todrdy
Todicp
DI_CLK_PERIOD
Tovs
Tohs
Tdicp
Accuracy
=
DISP_CLK_OFFSET
T diclk
VSYNC_OFFSET
HSYNC_OFFSET
DRDY_OFFSET
=
,
×
×
×
×
×
(
Value
0.5 T diclk
Tdiclk
Tdiclk
Tdiclk
Tdiclk
DISP_CLK_PERIOD
--------------------------------------------------- -
+
DI_CLK_PERIOD
0.5 0.5
×
±
) 0.62ns
,
±
for fractional
DISP_CLK_OFFSET—offset of
IPP_DISP_CLK edges from local start
point, in DI_CLK
(0.5 DI_CLK Resolution)
Defined by DISP_CLK counter
VSYNC_OFFSET—offset of Vsync edges
from a local start point, when a Vsync
should be active, in DI_CLK
(0.5 DI_CLK Resolution).The
VSYNC_OFFSET should be built by
suitable DI’s counter.
HSYNC_OFFSET—offset of Hsync edges
from a local start point, when a Hsync
should be active, in DI_CLK
(0.5 DI_CLK Resolution).The
HSYNC_OFFSET should be built by
suitable DI’s counter.
DRDY_OFFSET—offset of DRDY edges
from a suitable local start point, when a
corresponding data has been set on the
bus, in DI_CLK
(0.5 DI_CLK Resolution)
The DRDY_OFFSET should be built by
suitable DI’s counter.
for integer DISP_CLK_PERIOD
--------------------------------------------------- -
DI_CLK_PERIOD
DISP_CLK_PERIOD
--------------------------------------------------- -
DI_CLK_PERIOD
Description
×
×
2
2
Freescale Semiconductor
×
×
2
2
Unit
ns
ns
ns
ns

Related parts for MCIMX535DVV1C