OM11077 NXP Semiconductors, OM11077 Datasheet - Page 93

no-image

OM11077

Manufacturer Part Number
OM11077
Description
MODULE DIMM LPC2478 ARM7
Manufacturer
NXP Semiconductors
Datasheets

Specifications of OM11077

Accessory Type
Module Card
For Use With/related Products
ARM-57TS-LPC2478
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-4742
NXP Semiconductors
UM10237_4
User manual
10.22 Static Memory Write Enable Delay registers (EMCStaticWaitWen0-3 -
Table 89.
[1]
[2]
0xFFE0 8204, 224, 244 ,264)
The EMCStaticWaitWen0-3 registers enable you to program the delay from the chip select
to the write enable. It is recommended that these registers are modified during system
initialization, or when there are no current or outstanding transactions. This can be
ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode.
These registers are accessed with one wait state.
Bit
7
8
18:9
19
20
31:21 -
Extended wait and page mode cannot be selected simultaneously.
EMC may perform burst read access even when the buffer enable bit is cleared.
Symbol
Byte lane state
(PB)
Extended wait
(EW)
-
Buffer enable
(B)
Write protect (P) 0
Static Memory Configuration registers (EMCStaticConfig0-3 - address
0xFFE0 8200, 0xFFE0 8220, 0xFFE0 8240, 0xFFE0 8260) bit description
[2]
Rev. 04 — 26 August 2009
Value Description
0
1
0
1
0
1
1
-
-
Chapter 5: LPC24XX External Memory Controller (EMC)
The byte lane state bit, PB, enables different types of
memory to be connected. For byte-wide static memories
the BLSn[3:0] signal from the EMC is usually connected
to WE (write enable). In this case for reads all the
BLSn[3:0] bits must be HIGH. This means that the byte
lane state (PB) bit must be LOW.
16 bit wide static memory devices usually have the
BLSn[3:0] signals connected to the UBn and LBn (upper
byte and lower byte) signals in the static memory. In this
case a write to a particular byte must assert the
appropriate UBn or LBn signal LOW. For reads, all the
UB and LB signals must be asserted LOW so that the
bus is driven. In this case the byte lane state (PB) bit
must be HIGH.
For reads all the bits in BLSn[3:0] are HIGH. For writes
the respective active bits in BLSn[3:0] are LOW (POR
reset value).
For reads the respective active bits in BLSn[3:0] are
LOW. For writes the respective active bits in BLSn[3:0]
are LOW.
Extended wait (EW) uses the EMCStaticExtendedWait
register to time both the read and write transfers rather
than the EMCStaticWaitRd and EMCStaticWaitWr
registers. This enables much longer transactions.
Extended wait disabled (POR reset value).
Extended wait enabled.
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
Buffer disabled (POR reset value).
Buffer enabled.
Writes not protected (POR reset value).
Write protected.
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
UM10237
© NXP B.V. 2009. All rights reserved.
[1]
93 of 792
Reset
Value
0
0
NA
0
0
NA

Related parts for OM11077