EP9301-CQZ Cirrus Logic Inc, EP9301-CQZ Datasheet - Page 360

IC ARM9 SOC PROCESSOR 208LQFP

EP9301-CQZ

Manufacturer Part Number
EP9301-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9301-CQZ

Core Size
16/32-Bit
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Core Processor
ARM9
Speed
166MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-TQFP, 208-VQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
166MHz
No. Of Timers
4
Digital Ic Case Style
TQFP
Embedded Interface Type
SPI
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1136

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUS
Quantity:
3 390
Part Number:
EP9301-CQZ
Quantity:
1
Part Number:
EP9301-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
EP9301-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
9
9-58
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
Address:
Chip Reset:
Soft Reset:
Definition:
Bit Descriptions:
0x8001_0024 - Read/Write
0x0000_0000
0x0000_0000
Interrupt Enable Register
RSVD:
RWIE:
RxMIE:
RxBIE:
RxSQIE:
TxLEIE:
ECIE:
TxUHIE:
Copyright 2007 Cirrus Logic
Reserved. Unknown During Read.
Remote Wake-up Interrupt Enable. Setting this bit causes
an interrupt to be generated when a remote wake-up
frame is detected and the MAC is in the Remote Wake-up
mode (RXCtl).
Receiver Miss Interrupt Enable. When set, this bit will
cause an interrupt whenever a complete receive frame is
discarded due to lack of storage. This may be as a result
of long bus latency or insufficient receive descriptors. The
total number of missed frames is also counted in the
RxMiss Counter.
Receive Buffer Interrupt Enable. When set, this bit will
cause an interrupt to be generated when the last available
receive descriptor has been read into the MAC.
Receive Status Queue Interrupt Enable. When this bit is
set, an interrupt will be generated when the last available
status queue entry has been written (RXStsEnq = 0).
Transmit Length Error Interrupt Enable. Setting this bit
causes an interrupt to be generated when a transmit frame
equals or exceeds the length specified in the Max Frame
Length register.
End of Chain Interrupt Enable. The end of chain interrupt
is generated when the last transmit descriptor has been
loaded into the MAC. There may still be transmit
descriptors and or transmit data remaining in the MAC at
this time.
Transmit Underrun Halt Interrupt Enable. If there is a
transmission, and the MAC runs out of data before the full
transmitted length, then there is a transmit underrun. If the
MAC is programmed to halt in this condition (Bus Master
Control), setting TxUnderrunHaltiE will cause an interrupt
to be generated.
DS785UM1

Related parts for EP9301-CQZ