EP9301-CQZ Cirrus Logic Inc, EP9301-CQZ Datasheet - Page 571

IC ARM9 SOC PROCESSOR 208LQFP

EP9301-CQZ

Manufacturer Part Number
EP9301-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9301-CQZ

Core Size
16/32-Bit
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Core Processor
ARM9
Speed
166MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-TQFP, 208-VQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
166MHz
No. Of Timers
4
Digital Ic Case Style
TQFP
Embedded Interface Type
SPI
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1136

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUS
Quantity:
3 390
Part Number:
EP9301-CQZ
Quantity:
1
Part Number:
EP9301-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-CQZ
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
EP9301-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
UART2Flag
DS785UM1
31
15
Address:
Default:
Definition:
Bit Descriptions:
30
14
29
13
28
12
SIRLP:
SIREN:
UARTE:
0x808D_0018 - Read/Write
0x0000_0000
UART Flag Register
RSVD:
TXFE:
RSVD
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
SIR Low Power Mode. This bit selects the IrDA encoding
mode. If this bit is cleared to 0, low level bits are
transmitted as an active high pulse with a width of 3/16
the bit period. If this bit is set to “1”, low level bits are
transmitted with a pulse width which is 3 times the period
of the IrLPBaud16 input signal, regardless of the selected
bit rate. Setting this bit uses less power, but may reduce
transmission distances.
SIR Enable. If this bit is set to “1”, the IrDA SIR
encoder/decoder is enabled. This bit has no effect if the
UART is not enabled by bit 0 being set to “1”. When the
IrDA SIR encoder/decoder is enabled, data is transmitted
and received on nSIROUT and SIRIN. UARTTXD remains
in the marking state (set to “1”). Signal transitions on
UARTRXD or modem status inputs will have no effect.
When the IrDA SIR encoder/decoder is disabled,
nSIROUT remains cleared to 0 (no light pulse generated),
and signal transitions on SIRIN will have no effect.
UART Enable. If this bit is set to “1”, the UART is enabled.
Data transmission and reception occurs for UART signals.
Reserved. Unknown During Read.
Transmit FIFO Empty. The meaning of this bit depends on
the state of the FEN bit in the UART2LinCtrlHigh register.
If the FIFO is disabled, this bit is set when the transmit
holding register is empty. If the FIFO is enabled, the TXFE
bit is set when the transmit FIFO is empty.
24
8
RSVD
TXFE
23
7
RXFF
22
6
TXFF
21
5
RXFE
20
4
BUSY
19
3
EP93xx User’s Guide
DCD
18
2
DSR
17
1
UART2
15-13
th
CTS
16
0
of
15

Related parts for EP9301-CQZ