MC9S12NE64VTU Freescale Semiconductor, MC9S12NE64VTU Datasheet - Page 152

IC MCU 25MHZ ETHERNET/PHY 80TQFP

MC9S12NE64VTU

Manufacturer Part Number
MC9S12NE64VTU
Description
IC MCU 25MHZ ETHERNET/PHY 80TQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12NE64VTU

Mfg Application Notes
MC9S12NE64 Integrated Ethernet Controller Implementing an Ethernet Interface with the MC9S12NE64 Web Server Development with MC9S12NE64 and Open TCP
Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
EBI/EMI, Ethernet, I²C, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
38
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.375 V ~ 3.465 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
80-TQFP Exposed Pad, 80-eTQFP, 80-HTQFP, 80-VQFP
Data Bus Width
16 bit
Data Ram Size
8 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
70
Number Of Timers
16 bit
Operating Supply Voltage
- 0.3 V to + 3 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 65 C
On-chip Adc
10 bit
For Use With
EVB9S12NE64E - BOARD EVAL FOR 9S12NE64DEMO9S12NE64E - DEMO BOARD FOR 9S12NE64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12NE64VTU
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC9S12NE64VTU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12NE64VTUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12NE64VTUE
Manufacturer:
ALTERA
0
Part Number:
MC9S12NE64VTUE
Manufacturer:
FREESCALE
Quantity:
20 000
Chapter 4 Clocks and Reset Generator (CRGV4)
4.3.2.8
This register selects the timeout period for the real-time interrupt.
Read: anytime
Write: anytime
152
RTR[6:4]
RTR[3:0]
Reset
SCME
Field
Field
PRE
PCE
6:4
3:0
2
1
0
W
R
RTI Enable during Pseudo-Stop Bit — PRE enables the RTI during pseudo-stop mode. Write anytime.
0 RTI stops running during pseudo-stop mode.
1 RTI continues running during pseudo-stop mode.
Note: If the PRE bit is cleared the RTI dividers will go static while pseudo-stop mode is active. The RTI dividers
COP Enable during Pseudo-Stop Bit — PCE enables the COP during pseudo-stop mode. Write anytime.
0 COP stops running during pseudo-stop mode
1 COP continues running during pseudo-stop mode
Note: If the PCE bit is cleared the COP dividers will go static while pseudo-stop mode is active. The COP dividers
Self-Clock Mode Enable Bit — Normal modes: Write once —Special modes: Write anytime — SCME can not
be cleared while operating in self-clock mode (SCM=1).
0 Detection of crystal clock failure causes clock monitor reset (see
1 Detection of crystal clock failure forces the MCU in self-clock mode (see
Real-Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See
Real-Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to
provide additional granularity.
source clock for the RTI is OSCCLK.
CRG RTI Control Register (RTICTL)
0
0
7
A write to this register initializes the RTI counter.
will not initialize like in wait mode with RTIWAI bit set.
will not initialize like in wait mode with COPWAI bit set.
= Unimplemented or Reserved
RTR6
0
6
Table 4-5. PLLCTL Field Descriptions (continued)
Figure 4-11. CRG RTI Control Register (RTICTL)
Table 4-6. RTICTL Field Descriptions
RTR5
Table 4-7
MC9S12NE64 Data Sheet, Rev. 1.1
0
5
shows all possible divide values selectable by the RTICTL register. The
RTR4
NOTE
0
4
Description
Description
RTR3
0
3
Section 4.5.1, “Clock Monitor
RTR2
0
2
Section 4.4.7.2, “Self-Clock
Freescale Semiconductor
RTR1
0
1
Reset”).
Table
RTR0
Mode”).
0
0
4-7.

Related parts for MC9S12NE64VTU