SI1000-C-GM Silicon Laboratories Inc, SI1000-C-GM Datasheet - Page 11

IC TXRX MCU + EZRADIOPRO

SI1000-C-GM

Manufacturer Part Number
SI1000-C-GM
Description
IC TXRX MCU + EZRADIOPRO
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI1000-C-GM

Package / Case
42-QFN
Frequency
240MHz ~ 960MHz
Data Rate - Maximum
256kbps
Modulation Or Protocol
FSK, GFSK, OOK
Applications
General Purpose
Power - Output
20dBm
Sensitivity
-121dBm
Voltage - Supply
1.8 V ~ 3.6 V
Current - Receiving
18.5mA
Current - Transmitting
85mA
Data Interface
PCB, Surface Mount
Memory Size
64kB Flash, 4kB RAM
Antenna Connector
PCB, Surface Mount
Number Of Receivers
1
Number Of Transmitters
1
Wireless Frequency
240 MHz to 960 MHz
Interface Type
UART, SMBus, SPI, PCA
Output Power
20 dBm
Operating Supply Voltage
0.9 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
4.1 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK, GFSK, OOK
Protocol Supported
C2, SMBus
Core
8051
Program Memory Type
Flash
Program Memory Size
64 KB
Data Ram Size
4352 B
Supply Current (max)
4.1 mA
Cpu Family
Si100x
Device Core
8051
Device Core Size
8b
Frequency (max)
25MHz
Total Internal Ram Size
4.25KB
# I/os (max)
22
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
1.8V
On-chip Adc
18-chx10-bit
Instruction Set Architecture
CISC
Mounting
Surface Mount
Pin Count
42
Package Type
QFN EP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1881-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI1000-C-GM
Manufacturer:
FSC
Quantity:
1 000
Company:
Part Number:
SI1000-C-GM
Quantity:
600
Part Number:
SI1000-C-GMR
Quantity:
6 500
Si1000/1/2/3/4/5
Figure 7.3. Comparator Hysteresis Plot ................................................................ 101
Figure 7.4. CPn Multiplexer Block Diagram ........................................................... 106
Figure 8.1. CIP-51 Block Diagram ......................................................................... 109
Figure 9.1. Si1000/1/2/3/4/5 Memory Map ............................................................ 118
Figure 9.2. Flash Program Memory Map ............................................................... 119
Figure 13.1. Flash Program Memory Map ............................................................. 143
Figure 14.1. Si1000/1/2/3/4/5 Power Distribution .................................................. 152
Figure 15.1. CRC0 Block Diagram ........................................................................ 158
Figure 15.2. Bit Reverse Register ......................................................................... 164
Figure 16.1. DC-DC Converter Block Diagram ...................................................... 165
Figure 16.2. DC-DC Converter Configuration Options .......................................... 168
Figure 18.1. Reset Sources ................................................................................... 175
Figure 18.2. Power-Fail Reset Timing Diagram .................................................... 176
Figure 18.3. Power-Fail Reset Timing Diagram .................................................... 177
Figure 19.1. Clocking Sources Block Diagram ...................................................... 182
Figure 19.2. 25 MHz External Crystal Example ..................................................... 184
Figure 20.1. SmaRTClock Block Diagram ............................................................. 190
Figure 20.2. Interpreting Oscillation Robustness (Duty Cycle) Test Results ......... 199
Figure 21.1. Port I/O Functional Block Diagram .................................................... 207
Figure 21.2. Port I/O Cell Block Diagram .............................................................. 208
Figure 21.3. Crossbar Priority Decoder with No Pins Skipped .............................. 212
Figure 21.4. Crossbar Priority Decoder with Crystal Pins Skipped ....................... 213
Figure 22.1. EZRadioPRO Serial Interface Block Diagram ................................... 228
Figure 22.2. SPI Timing ......................................................................................... 230
Figure 22.3. SPI Timing—READ Mode ................................................................. 230
Figure 22.4. SPI Timing—Burst Write Mode ......................................................... 231
Figure 22.5. SPI Timing—Burst Read Mode ......................................................... 231
Figure 22.6. Master Mode Data/Clock Timing ....................................................... 232
Figure 22.7. SPI Master Timing ............................................................................. 238
Figure 23.1. State Machine Diagram ..................................................................... 241
Figure 23.2. TX Timing .......................................................................................... 244
Figure 23.3. RX Timing .......................................................................................... 245
Figure 23.4. Frequency Deviation ......................................................................... 248
Figure 23.5. Sensitivity at 1% PER vs. Carrier Frequency Offset ......................... 250
Figure 23.6. FSK vs. GFSK Spectrums ................................................................. 252
Figure 23.7. Direct Synchronous Mode Example .................................................. 255
Figure 23.8. Direct Asynchronous Mode Example ................................................ 255
Figure 23.9. Microcontroller Connections .............................................................. 256
Figure 23.10. PLL Synthesizer Block Diagram ...................................................... 258
Figure 23.11. FIFO Thresholds ............................................................................. 261
Figure 23.12. Packet Structure .............................................................................. 262
Figure 23.13. Multiple Packets in TX Packet Handler ........................................... 263
Figure 23.14. Required RX Packet Structure with Packet Handler Disabled ........ 263
Figure 23.15. Multiple Packets in RX Packet Handler ........................................... 264
Figure 23.16. Multiple Packets in RX with CRC or Header Error .......................... 264
Rev. 1.0
11

Related parts for SI1000-C-GM