SI1000-C-GM Silicon Laboratories Inc, SI1000-C-GM Datasheet - Page 12

IC TXRX MCU + EZRADIOPRO

SI1000-C-GM

Manufacturer Part Number
SI1000-C-GM
Description
IC TXRX MCU + EZRADIOPRO
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI1000-C-GM

Package / Case
42-QFN
Frequency
240MHz ~ 960MHz
Data Rate - Maximum
256kbps
Modulation Or Protocol
FSK, GFSK, OOK
Applications
General Purpose
Power - Output
20dBm
Sensitivity
-121dBm
Voltage - Supply
1.8 V ~ 3.6 V
Current - Receiving
18.5mA
Current - Transmitting
85mA
Data Interface
PCB, Surface Mount
Memory Size
64kB Flash, 4kB RAM
Antenna Connector
PCB, Surface Mount
Number Of Receivers
1
Number Of Transmitters
1
Wireless Frequency
240 MHz to 960 MHz
Interface Type
UART, SMBus, SPI, PCA
Output Power
20 dBm
Operating Supply Voltage
0.9 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
4.1 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK, GFSK, OOK
Protocol Supported
C2, SMBus
Core
8051
Program Memory Type
Flash
Program Memory Size
64 KB
Data Ram Size
4352 B
Supply Current (max)
4.1 mA
Cpu Family
Si100x
Device Core
8051
Device Core Size
8b
Frequency (max)
25MHz
Total Internal Ram Size
4.25KB
# I/os (max)
22
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
1.8V
On-chip Adc
18-chx10-bit
Instruction Set Architecture
CISC
Mounting
Surface Mount
Pin Count
42
Package Type
QFN EP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1881-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI1000-C-GM
Manufacturer:
FSC
Quantity:
1 000
Company:
Part Number:
SI1000-C-GM
Quantity:
600
Part Number:
SI1000-C-GMR
Quantity:
6 500
Si1000/1/2/3/4/5
12
Figure 23.17. Operation of Data Whitening, Manchester Encoding, and CRC ..... 266
Figure 23.18. Manchester Coding Example .......................................................... 266
Figure 23.19. Header ............................................................................................. 268
Figure 23.20. POR Glitch Parameters ................................................................... 269
Figure 23.21. General Purpose ADC Architecture ................................................ 272
Figure 23.22. Temperature Ranges using ADC8 .................................................. 274
Figure 23.23. WUT Interrupt and WUT Operation ................................................. 277
Figure 23.24. Low Duty Cycle Mode ..................................................................... 278
Figure 23.25. RSSI Value vs. Input Power ............................................................ 280
Figure 23.26. Si1002 Split RF TX/RX Direct-Tie Reference Design—Schematic . 281
Figure 23.27. Si1000 Switch Matching Reference Design—Schematic ................ 282
Figure 24.1. SMBus Block Diagram ...................................................................... 287
Figure 24.2. Typical SMBus Configuration ............................................................ 288
Figure 24.3. SMBus Transaction ........................................................................... 289
Figure 24.4. Typical SMBus SCL Generation ........................................................ 291
Figure 24.5. Typical Master Write Sequence ........................................................ 302
Figure 24.6. Typical Master Read Sequence ........................................................ 303
Figure 24.7. Typical Slave Write Sequence .......................................................... 304
Figure 24.8. Typical Slave Read Sequence .......................................................... 305
Figure 25.1. UART0 Block Diagram ...................................................................... 310
Figure 25.2. UART0 Baud Rate Logic ................................................................... 311
Figure 25.3. UART Interconnect Diagram ............................................................. 312
Figure 25.4. 8-Bit UART Timing Diagram .............................................................. 312
Figure 25.5. 9-Bit UART Timing Diagram .............................................................. 313
Figure 25.6. UART Multi-Processor Mode Interconnect Diagram ......................... 313
Figure 26.1. SPI Block Diagram ............................................................................ 317
Figure 26.2. Multiple-Master Mode Connection Diagram ...................................... 319
Figure 26.3. 3-Wire Single Master and 3-Wire Single Slave Mode
Figure 26.4. 4-Wire Single Master Mode and 4-Wire Slave Mode
Figure 26.5. Master Mode Data/Clock Timing ....................................................... 322
Figure 26.6. Slave Mode Data/Clock Timing (CKPHA = 0) ................................... 323
Figure 26.7. Slave Mode Data/Clock Timing (CKPHA = 1) ................................... 323
Figure 26.8. SPI Master Timing (CKPHA = 0) ....................................................... 327
Figure 26.9. SPI Master Timing (CKPHA = 1) ....................................................... 327
Figure 26.10. SPI Slave Timing (CKPHA = 0) ....................................................... 328
Figure 26.11. SPI Slave Timing (CKPHA = 1) ....................................................... 328
Figure 27.1. T0 Mode 0 Block Diagram ................................................................. 333
Figure 27.2. T0 Mode 2 Block Diagram ................................................................. 334
Figure 27.3. T0 Mode 3 Block Diagram ................................................................. 335
Figure 27.4. Timer 2 16-Bit Mode Block Diagram ................................................. 340
Figure 27.5. Timer 2 8-Bit Mode Block Diagram ................................................... 341
Figure 27.6. Timer 2 Capture Mode Block Diagram .............................................. 342
Figure 27.7. Timer 3 16-Bit Mode Block Diagram ................................................. 346
Connection Diagram .......................................................................... 319
Connection Diagram .......................................................................... 320
Rev. 1.0

Related parts for SI1000-C-GM