LAN9303-ABZJ SMSC, LAN9303-ABZJ Datasheet - Page 53

IC ETHER SW 3PORT 16BIT 56QFN

LAN9303-ABZJ

Manufacturer Part Number
LAN9303-ABZJ
Description
IC ETHER SW 3PORT 16BIT 56QFN
Manufacturer
SMSC
Datasheets

Specifications of LAN9303-ABZJ

Controller Type
Ethernet Switch Controller
Interface
SMBus (2-Wire/I²C)
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
190mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-QFN
Product
Ethernet Switches
Standard Supported
Yes
Data Rate
10 Mbps/100 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Supply Current (max)
0.19 A (Typ)
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
For Use With
638-1095 - EVALUATION BOARD FOR LAN9303
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
638-1082

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
Datasheet
SMSC LAN9303/LAN9303i
P0_mode_strap[1:0]
P0_rmii_clock_dir_strap
P0_clock_strength_strap
turbo_mii_enable_strap_0
phy_addr_sel_strap
led_pol_strap[5:0]
STRAP NAME
Note 4.1
Table 4.3 Hard-Strap Configuration Strap Definitions (continued)
This pin has shared strap functionality. Refer to
Port 0 Mode Strap: Configures the default mode of
operation for Port 0.
00 = MII MAC Mode
01 = MII PHY Mode
10 = RMII PHY Mode
11 = RESERVED
These operating modes result from the following mapping:
Refer to
additional information on the various modes of the device.
Port 0 RMII Clock Direction Strap: Configures the default
value of the
Special Control/Status Register
(VPHY_SPECIAL_CONTROL_STATUS).
Port 0 Clock Strength Strap: Configures the default value
of the
Special Control/Status Register
(VPHY_SPECIAL_CONTROL_STATUS).
Port 0 Turbo MII Enable Strap: Configures the default
value of the
Control/Status Register
(VPHY_SPECIAL_CONTROL_STATUS)
mode.
PHY Address Select Strap: Configures the default MII
management address values for the PHYs and Virtual PHY
as detailed in
LED Polarity Strap: Configures the default polarity for
each of the LEDs when they are an open-drain or open-
source output.
0 = The LED is set as active high, since it is assumed
that a LED to ground is used as the pull-down.
1 = The LED is set as active low, since it is assumed
that a LED to VDD is used as the pull-up.
001, 010, or 011
100, 101, or 110
P0_MODE[2:0]
RMII/Turbo MII Clock Strength
Section 2.3, "Modes of Operation," on page 19
000
111
Turbo MII Enable
RMII Clock Direction
Section 7.1.1, "PHY Addressing," on page
DATASHEET
DESCRIPTION
53
P0_mode_strap[1:0]
bit of the
10 (RMII PHY)
00 (MII MAC)
01 (MII PHY)
RESERVED
bit of the
bit of the
Virtual PHY Special
when in MII PHY
Table 4.4
Virtual PHY
Virtual PHY
for details.
for
88.
P0_MODE2 :
P0_MODE1 :
P0_MODE0
P0_MODE1
P0_MODE0
P0_MODE1
PHYADDR_LED5P
PHYADDR_LED5P
MNGT1_LED4P :
MNGT0_LED3P :
E2PSIZE_LED2P :
AMDIX2_LED1P :
AMDIX1_LED0P
Revision 1.4 (07-07-10)
Note 4.1
PIN(S)
:

Related parts for LAN9303-ABZJ