LM3S2965-IQC20-A0T Luminary Micro, Inc., LM3S2965-IQC20-A0T Datasheet - Page 97

no-image

LM3S2965-IQC20-A0T

Manufacturer Part Number
LM3S2965-IQC20-A0T
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet
June 04, 2007
Bit/Field
15:12
11:8
5:4
2:0
7
6
3
MAXADCSPD
reserved
reserved
reserved
reserved
Name
WDT
HIB
Type
R/W
R/W
R/W
RO
RO
RO
RO
Reset
0
0
0
0
0
0
0
Preliminary
Description
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
This field sets the rate at which the ADC samples data. You cannot set
the rate higher than the maximum rate.You can set the sample rate by
setting the MAXADCSPD bit as follows:
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
This bit controls the clock gating for the Hibernation module. If set, the
unit receives a clock and functions. Otherwise, the unit is unclocked and
disabled.
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
This bit controls the clock gating for the WDT module. If set, the unit
receives a clock and functions. Otherwise, the unit is unclocked and
disabled. If the unit is unclocked, a read or write to the unit generates
a bus fault.
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
Value
0x3
0x2
0x1
0x0
Description
1M samples/second
500K samples/second
250K samples/second
125K samples/second
LM3S2965 Microcontroller
97

Related parts for LM3S2965-IQC20-A0T