HD6435348R Hitachi Semiconductor, HD6435348R Datasheet - Page 93

no-image

HD6435348R

Manufacturer Part Number
HD6435348R
Description
Single-Chip Microcomputer
Manufacturer
Hitachi Semiconductor
Datasheet
(1) The BREQ pin is sampled at the start of the T
(2) At the end of the memory access cycle, the BACK pin goes Low and the CPU releases the bus.
(3) While the bus is released, the BREQ pin is sampled at each Tx state.
(4) A High level is detected at the BREQ pin.
(5) The BACK pin is returned to the High level, ending the bus-right release cycle.
* T
ø
A
D –D
RD, WR, R/W
DS, AS
BREQ
BACK
19
7
Timing Charts: Timing charts of the operation by which the bus is released are shown in
figure 3-13 for the case of bus release during an on-chip memory read cycle, in figure 3-14 for
bus release during an external memory read cycle, and in figure 3-15 for bus release while the
CPU is performing an internal operation.
Tx : Bus-right released state.
–A
1
0
and T
0
Figure 3-13 Bus-Right Release Cycle (During On-Chip Memory Access Cycle)
2
: On-chip memory access states.
T
2
On-chip memory
Access cycle
(1)
T
1
*
T
2
*
(2)
T
73
X
*
Fig. 3-13
1
state and the Low level is detected.
Bus-right release cycle
(3)
T
X
(4)
T
X
T
X
(5)
T
CPU cycle
1

Related parts for HD6435348R