XQ2V3000 Xilinx, XQ2V3000 Datasheet - Page 3

no-image

XQ2V3000

Manufacturer Part Number
XQ2V3000
Description
QPro Virtex-II 1.5V Military QML Platform FPGAs
Manufacturer
Xilinx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XQ2V3000-4BG728N
Manufacturer:
PEAK
Quantity:
3 000
Part Number:
XQ2V3000-4BG728N
Manufacturer:
XILINX
Quantity:
118
Part Number:
XQ2V3000-4BG728N
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717B
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717M
Manufacturer:
MICREL
Quantity:
1 200
Part Number:
XQ2V3000-4CG717M
Manufacturer:
AD
Quantity:
34
Part Number:
XQ2V3000-4CG717M
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717V
Manufacturer:
XILINX
0
The internal configurable logic includes four major elements
organized in a regular array:
A new generation of programmable routing resources called
Active Interconnect Technology interconnects all of these
elements. The general routing matrix (GRM) is an array of
routing switches. Each programmable element is tied to a
switch matrix, allowing multiple connections to the general
routing matrix. The overall programmable interconnection is
hierarchical and designed to support high-speed designs.
All
resources, are controlled by values stored in static memory
cells. These values are loaded in the memory cells during
configuration and can be reloaded to change the functions
of the programmable elements.
Virtex-II Features
This section briefly describes Virtex-II features.
Input/Output Blocks (IOBs)
IOBs are programmable and can be categorized as follows:
DS122 (v1.1) January 7, 2004
Product Specification
Configurable Logic Blocks (CLBs) provide functional
elements for combinatorial and synchronous logic,
including basic storage elements. BUFTs (3-state
buffers) associated with each CLB element drive
dedicated segmentable horizontal routing resources.
Block SelectRAM memory modules provide large
18 Kbit storage elements of dual-port RAM.
Multiplier blocks are 18-bit x 18-bit dedicated
multipliers.
DCM (Digital Clock Manager) blocks provide
self-calibrating, fully digital solutions for clock
distribution delay compensation, clock multiplication
and division, coarse- and fine-grained clock phase
shifting.
programmable
R
elements,
Programmable I/Os
Configurable Logic
Global Clock Mux
including
Figure 1: Virtex-II Architecture Overview
the
routing
www.xilinx.com
1-800-255-7778
CLB
These registers are either edge-triggered D-type flip-flops
or level-sensitive latches.
IOBs support the following single-ended I/O standards:
The digitally controlled impedance (DCI) I/O feature auto-
matically provides on-chip termination for each I/O element.
The IOB elements also support the following differential sig-
naling I/O standards:
Two adjacent pads are used for each differential pair. Two or
four IOB blocks connect to one switch matrix to access the
routing resources.
Block SelectRAM
DCM
Input block with an optional single-data-rate or
double-data-rate (DDR) register
Output block with an optional single-data-rate or DDR
register, and an optional 3-state buffer, to be driven
directly or through a single or DDR register
Bidirectional block (any combination of input and output
configurations)
LVTTL, LVCMOS (3.3V, 2.5V, 1.8V, and 1.5V)
PCI compatible (33 MHz) at 3.3V
CardBus compliant (33 MHz) at 3.3V
GTL and GTLP
HSTL (Class I, II, III, and IV)
SSTL (3.3V and 2.5V, Class I and II)
AGP-2X
LVDS
BLVDS (Bus LVDS)
ULVDS
LDT
LVPECL
QPro Virtex-II 1.5V Military QML Platform FPGAs
DCM
Multiplier
DS031_28_100900
IOB
3

Related parts for XQ2V3000