XQ2V3000 Xilinx, XQ2V3000 Datasheet - Page 74

no-image

XQ2V3000

Manufacturer Part Number
XQ2V3000
Description
QPro Virtex-II 1.5V Military QML Platform FPGAs
Manufacturer
Xilinx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XQ2V3000-4BG728N
Manufacturer:
PEAK
Quantity:
3 000
Part Number:
XQ2V3000-4BG728N
Manufacturer:
XILINX
Quantity:
118
Part Number:
XQ2V3000-4BG728N
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717B
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717M
Manufacturer:
MICREL
Quantity:
1 200
Part Number:
XQ2V3000-4CG717M
Manufacturer:
AD
Quantity:
34
Part Number:
XQ2V3000-4CG717M
Manufacturer:
XILINX
0
Part Number:
XQ2V3000-4CG717V
Manufacturer:
XILINX
0
QPro Virtex-II 1.5V Military QML Platform FPGAs
Table 71: Pin-to-Pin Setup/Hold: Source-Synchronous Configuration
Source Synchronous Timing Budgets
This section describes how to use the parameters provided
in the
section to develop system-specific timing budgets. The fol-
lowing analysis provides information necessary for deter-
74
Notes:
1.
2.
3.
QPro Virtex-II Transmitter Data-Valid Window (T
T
source-synchronous data bus at the pins of the device and
is calculated as follows:
Notes:
1.
2.
3.
4.
Data Input Set-Up and Hold Times Relative to a Forwarded Clock Input Pin,
Using DCM and Global Clock Buffer.
For situations where clock and data inputs conform to different standards,
adjust the setup and hold values accordingly using the values shown in
Input Switching Characteristics Standard Adjustments, page
No Delay
Global Clock and IFF with DCM
X
IFF = Input Flip-Flop
The timing values were measured using the fine-phase adjustment feature of the DCM.
The worst-case duty-cycle distortion and DCM jitter on CLK0 and CLK180 is included in these measurements.
is the minimum aggregate valid data period for a
T
TCKSKEW
Jitter values and accumulation methodology to be provided in
a future release of this document. The absolute period jitter
values found in the
particular DCM output clock used to clock the IOB FF can be
used for a best-case analysis.
This value depends on the clocking methodology used. See
Note 1 for
This value represents the worst-case clock-tree skew
observable between sequential I/O elements. Significantly
less clock-tree skew exists for I/O registers that are close to
each other and fed by the same or adjacent clock-tree
branches. Use the Xilinx FPGA_Editor and Timing Analyzer
tools to evaluate clock skew specific to your application.
These values represent the worst-case skew between any
two balls of the package: shortest flight time to longest flight
time from Pad to Ball.
X
Source-Synchronous Switching Characteristics
= Data Period - [Jitter
Table
(3)
+ TPKGSKEW
68.
DCM Timing Parameters
Description
(1)
+ Duty Cycle Distortion
(4)
]
section of the
www.xilinx.com
1-800-255-7778
(2)
X
+
)
53.
mining QPro Virtex-II contributions to an overall system
timing analysis. No assumptions are made about the effects
of Inter-Symbol Interference or PCB skew.
QPro Virtex-II Receiver Data-Valid Window (R
R
a source-synchronous data bus at the pins of the device
and is calculated as follows:
Notes:
1.
2.
3.
IOB
X
is the required minimum aggregate valid data period for
R
This parameter indicates the total sampling error of QPro
Virtex-II DDR input registers across voltage, temperature,
and process. The characterization methodology uses the
DCM to capture the DDR input registers’ edges of operation.
These measurements include:
-
-
-
-
These measurements do not include package or clock tree
skew.
This value represents the worst-case clock-tree skew
observable between sequential I/O elements. Significantly
less clock-tree skew exists for I/O registers that are close to
each other and fed by the same or adjacent clock-tree
branches. Use the Xilinx FPGA_Editor and Timing Analyzer
tools to evaluate clock skew specific to your application.
These values represent the worst-case skew between any
two balls of the package: shortest flight time to longest flight
time from Pad to Ball.
X
= [TSAMP
T
CLK0 and CLK180 DCM jitter in a quiet system
Worst-case duty-cycle distortion
DCM accuracy (phase offset)
DCM phase shift resolution
PSDCM
Symbol
/T
PHDCM
(1)
+ TCKSKEW
XQ2V1000
XQ2V3000
XQ2V6000
Device
DS122 (v1.1) January 7, 2004
(2)
+ TPKGSKEW
Product Specification
Value
TBD
TBD
TBD
(3)
Units
X
ns
ns
ns
]
)
R

Related parts for XQ2V3000