HD64F3437TFI16V Renesas Electronics America, HD64F3437TFI16V Datasheet - Page 322

no-image

HD64F3437TFI16V

Manufacturer Part Number
HD64F3437TFI16V
Description
MCU FLASH 60K 100-TQFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64F3437TFI16V

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
The SAR register can be accessed when ICE is 0. The ICMR register can be accessed when ICE is
1.
Bit 7: ICE
0
1
Note: * Pin SDA is multiplexed with the WAIT input pin. In expanded mode, WAIT input has priority
Bit 6—I
bus interface to the CPU.
Bit 6: IEIC
0
1
Bit 5—Master/Slave Select (MST)
Bit 4—Transmit/Receive Select (TRS)
MST selects whether the I
TRS selects whether the I
In master mode, when arbitration is lost, MST and TRS are both reset by hardware, causing a
transition to slave receive mode. In slave receive mode with the addressing format (FS = 0),
hardware automatically selects transmit or receive mode according to the R/W bit in the first byte
after a start condition.
MST and TRS select the operating mode as follows.
Bit 5: MST
0
1
290
for this pin.
2
C Bus Interface Interrupt Enable (IEIC): Enables or disables interrupts from the I
Description
Interface module disabled, with SCL and SDA signals in high-impedance state
Interface module enabled for transfer operations (pins SCL and SDA are
driving the bus*)
Description
Interrupts disabled
Interrupts enabled
Bit 4: TRS
0
1
0
1
2
2
C bus interface operates in transmit mode or receive mode.
C bus interface operates in master mode or slave mode.
Operating Mode
Slave receive mode
Slave transmit mode
Master receive mode
Master transmit mode
(Initial value)
(Initial value)
(Initial value)
2
C

Related parts for HD64F3437TFI16V