HD6417727F160V Renesas Electronics America, HD6417727F160V Datasheet - Page 158

MPU 3V 16K PB-FREE 240-QFP

HD6417727F160V

Manufacturer Part Number
HD6417727F160V
Description
MPU 3V 16K PB-FREE 240-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F160V

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F160V
Manufacturer:
HITACHI
Quantity:
9
Part Number:
HD6417727F160V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417727F160V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 3 Memory Management Unit (MMU)
Mapping of the P2 area is fixed to physical address space (H'00000000 to H'1FFFFFFF). In the P2
area, setting the top three logical address bits (bits 31, 30, and 29) to 0 generates the corresponding
physical address. P2 area access cannot be cached.
The P1 and P2 areas are not mapped by the address translation table, so the TLB is not used and
no exceptions like TLB misses occur. Initialization of MMU-related registers, exception handling,
and the like are located in the P1 and P2 areas. Because the P1 area is cached, handlers that require
high-speed processing are placed there.
A part of the control register in the peripheral module is allocated in area 1 of the physical address
space. When the physical address space is not used for address translation, allocate that part of the
control register in the P2 area. When the physical address space is used for address translation, set
no caching.
The P4 area is used for mapping on-chip control register addresses.
In the user mode, 2 Gbytes of the logical address space from H'00000000 to H'7FFFFFFF (area
U0) can be accessed. U0 is mapped onto physical address space in page units, in accordance with
address translation table information. When SR.DSP is off, 2 Gbytes of the logical address space
from H'80000000 to H'FFFFFFFF cannot be accessed in the user mode. Attempting to do so
creates an address error. Write-back or write-through mode can be selected for write accesses by
means of a CCR setting.
When the SR.DSP is on, a new 16-MB address space, Uxy, is defined from address H'A5000000
to H'A5FFFFFF for X/Y RAM. This Uxy space is non-cached, fixed physical address space. Any
access to address space beyond U0 and Uxy creates an address error. For details on the X/Y RAM
space, refer to section 6, X/Y Memory.
Rev.6.00 Mar. 27, 2009 Page 100 of 1036
REJ09B0254-0600

Related parts for HD6417727F160V