NH82801DB S L8DE Intel, NH82801DB S L8DE Datasheet - Page 22

no-image

NH82801DB S L8DE

Manufacturer Part Number
NH82801DB S L8DE
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801DB S L8DE

Lead Free Status / RoHS Status
Compliant
22
5-72
5-73
5-74
5-75
5-76
5-77
5-78
5-79
5-80
5-81
5-82
5-83
5-84
5-85
5-86
5-87
5-88
5-89
5-90
5-91
5-92
5-93
5-94
5-95
5-96
5-97
5-98
5-99
5-100 AC ’97 Signals ............................................................................................. 231
5-101 Input Slot 1 Bit Definitions............................................................................ 235
5-102 Output Tag Slot 0......................................................................................... 237
5-103 AC-link State during PCIRST#..................................................................... 240
6-1
6-2
6-3
6-4
7-1
7-2
7-3
7-4
7-5
7-6
8-1
9-1
9-2
9-3
9-4
9-5
9-6
9-7
SOF Packet ................................................................................................. 188
Data Packet Format..................................................................................... 188
Bits Maintained in Low Power States .......................................................... 192
USB Legacy Keyboard State Transitions .................................................... 194
UHCI vs. EHCI............................................................................................. 195
Debug Port Behavior ................................................................................... 206
Quick Protocol ............................................................................................. 211
Send / Receive Byte Protocol without PEC ................................................. 211
Send/Receive Byte Protocol with PEC ........................................................ 212
Write Byte/Word Protocol without PEC........................................................ 212
Write Byte/Word Protocol with PEC............................................................. 213
Read Byte/Word Protocol without PEC ....................................................... 214
Read Byte/Word Protocol with PEC ............................................................ 214
Process Call Protocol without PEC.............................................................. 215
Process Call Protocol with PEC................................................................... 216
Block Read/Write Protocol without PEC ...................................................... 217
Block Read/Write Protocol with PEC ........................................................... 218
I
Enable for SMBALERT# .............................................................................. 221
Enables for SMBus Slave Write and SMBus Host Events........................... 221
Enables for the Host Notify Command ........................................................ 221
Slave Write Cycle Format ............................................................................ 223
Slave Write Registers .................................................................................. 223
Command Types ......................................................................................... 224
Read Cycle Format...................................................................................... 225
Data Values for Slave Read Registers ........................................................ 225
Host Notify Format....................................................................................... 227
Features Supported by Intel
PCI Devices and Functions ......................................................................... 244
Fixed I/O Ranges Decoded by Intel
Variable I/O Decode Ranges ....................................................................... 248
Memory Decode Ranges from Processor Perspective ................................ 249
LAN Controller PCI Configuration Register Address Map
(LAN Controller—B1:D8:F0) ........................................................................ 251
Configuration of Subsystem ID and Subsystem Vendor ID via EEPROM... 257
Data Register Structure ............................................................................... 261
Intel
Self-Test Results Format ............................................................................. 267
Statistical Counters...................................................................................... 273
Hub Interface PCI Configuration Register Address Map
(HUB-PCI—D30:F0) .................................................................................... 275
LPC I/F PCI Configuration Register Address Map (LPC I/F—D31:F0)........ 291
DMA Registers............................................................................................. 315
Interrupt Controller I/O Address Map (PIC Registers) ................................. 324
APIC Direct Registers.................................................................................. 331
APIC Indirect Registers ............................................................................... 331
RTC I/O Registers ....................................................................................... 337
RTC (Standard) RAM Bank ......................................................................... 338
2
C Block Read ............................................................................................ 219
®
ICH4 Integrated LAN Controller CSR Space ..................................... 262
®
ICH4 ............................................................. 228
®
ICH4.................................................. 246
Intel
®
82801DB ICH4 Datasheet

Related parts for NH82801DB S L8DE