FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 349

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
9.5.5
9.5.6
Intel
®
82801DBM ICH4-M Datasheet
Note: This is similar to what already occurs when the APIC sees the EIO message on the serial bus. Note
Note: To provide for future expansion, the CPU should always write a value of 0 to Bits 31:8.
EOIR—EOI Register
Memory Address
Default Value:
The EOI register is present to provide a mechanism to maintain the level triggered semantics for
level-triggered interrupts issued on the parallel bus.
When a write is issued to this register, the I/O APIC will check the lower 8 bits written to this
register, and compare it with the vector field for each entry in the I/O Redirection Table. When a
match is found, the Remote_IRR bit for that I/O Redirection Entry will be cleared.
that if multiple I/O Redirection entries, for any reason, assign the same vector for more than one
interrupt input, each of those entries will have the Remote_IRR bit reset to 0. The interrupt which
was prematurely reset will not be lost because if its input remained active when the Remote_IRR
bit is cleared, the interrupt will be reissued and serviced at a later time. Note: Only bits 7:0 are
actually used. Bits 31:8 are ignored by the ICH4.
ID—Identification Register
Index Offset:
Default Value:
The APIC ID serves as a physical name of the APIC. The APIC bus arbitration ID for the APIC is
derived from its I/O APIC ID. This register is reset to zero on power up reset
31:28
27:24
23:16
14:0
Bit
15
31:8
7:0
Bit
Reserved
APIC ID — R/W. Software must program this value before using the APIC.
Reserved
Scratchpad bit.
Reserved
Reserved. To provide for future expansion, the processor should always write a value of 0 to Bits
31:8.
Redirection Entry Clear — WO. When a write is issued to this register, the I/O APIC will check
this field, and compare it with the vector field for each entry in the I/O Redirection Table. When a
match is found, the Remote_IRR bit for that I/O Redirection Entry will be cleared.
FEC0_0040h
N/A
00h
00000000h
Description
Description
Attribute:
Size:
Attribute:
Size:
LPC Interface Bridge Registers (D31:F0)
WO
32 bits
R/W
32 bits
349

Related parts for FW82801DBM S L6DN