TMP92xy22FG Toshiba, TMP92xy22FG Datasheet - Page 58

no-image

TMP92xy22FG

Manufacturer Part Number
TMP92xy22FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy22FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
32
Architecture
32-bit CISC
Usb/spi Channels
-
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
-
Adc 10-bit Channel
8
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
-
Number Of I/o Ports
50
Power Supply Voltage(v)
3.0 to 3.6
3.5.3
*: When these ports are used as general-purpose I/O port, each bit can be set individually for input or output. However, each
bit cannot be set individually for input or output even if 1bit or more bits are used as address bus in same port.
All of general-purpose I/O ports except for port that used as address bus are operated as output port.
Please be careful when using this setting.
Port 5 (P50 to P57)
or outputs by control register P5CR and function register P5FC*.
address bus (A8 to A15).
and AM0 pins.
Port 5 is an 8-bit general-purpose I/O port*. Bits can be individually set as either inputs
In addition to functioning as a general-purpose I/O port, port 5 can also function as an
After released reset, device set port 5 to pins of follow function by combination of AM1
Reset
Direction control
Function control
(on bit basis)*
AM1
(on bit basis)
Output latch
P5CR write
P5FC write
0
0
1
1
P5 write
AM0
0
1
0
1
Figure 3.5.5 Port 5
P5 read
Internal address bus
92CM22-56
Function Setting after Reset
B
A
Selector
Address bus (A8 to A15)
Address bus (A8 to A15)
A8 to A15
Don’t use this setting
Don’t use this setting
S
Output buffer
Port 5
P50 to P57
(A8 to A15)
TMP92CM22
2007-02-16

Related parts for TMP92xy22FG