MT41J64M16JT-15E AIT:G Micron, MT41J64M16JT-15E AIT:G Datasheet - Page 113

no-image

MT41J64M16JT-15E AIT:G

Manufacturer Part Number
MT41J64M16JT-15E AIT:G
Description
DRAM Chip DDR3 SDRAM 1G-Bit 64Mx16 1.5V 96-Pin FBGA
Manufacturer
Micron
Datasheet
Input Clock Frequency Change
PDF: 09005aef84491df3
1Gb_AIT_AAT_DDR3_SDRAM.pdf – Rev. C 8/11 EN
When the DDR3 SDRAM is initialized, the clock must be stable during most normal
states of operation. This means that after the clock frequency has been set to the stable
state, the clock period is not allowed to deviate, except for what is allowed by the clock
jitter and spread spectrum clocking (SSC) specifications.
The input clock frequency can be changed from one stable clock rate to another under
two conditions: self refresh mode and precharge power-down mode. It is illegal to
change the clock frequency outside of those two modes. For the self refresh mode con-
dition, when the DDR3 SDRAM has been successfully placed into self refresh mode and
t
clock becomes a “Don’t Care,” changing the clock frequency is permissible if the new
clock frequency is stable prior to
for the sole purpose of changing the clock frequency, the self refresh entry and exit
specifications must still be met.
The precharge power-down mode condition is when the DDR3 SDRAM is in precharge
power-down mode (either fast exit mode or slow exit mode). Either ODT must be at a
logic LOW or R
R
and CKE must be at a logic LOW. A minimum of
before the clock frequency can change. The DDR3 SDRAM input clock frequency is al-
lowed to change only within the minimum and maximum operating frequency speci-
fied for the particular speed grade (
clock frequency change, CKE must be held at a stable LOW level. When the input clock
frequency is changed, a stable clock must be provided to the DRAM
charge power-down may be exited. After precharge power-down is exited and
been satisfied, the DLL must be reset via the MRS. Depending on the new clock fre-
quency, additional MRS commands may need to be issued. During the DLL lock time,
R
ready to operate with a new clock frequency.
CKSRE has been satisfied, the state of the clock becomes a “Don’t Care.” When the
TT,nom
TT,nom
and R
and R
TT(WR)
TT(WR)
TT,nom
are in an off state prior to entering precharge power-down mode,
must remain in an off state. After the DLL lock time, the DRAM is
and R
TT(WR)
113
t
must be disabled via MR1 and MR2. This ensures
CKSRX. When entering and exiting self refresh mode
1Gb: x8, x16 Automotive DDR3 SDRAM
t
CK [AVG] MIN to
Micron Technology, Inc. reserves the right to change products or specifications without notice.
Input Clock Frequency Change
t
CKSRE must occur after CKE goes LOW
t
CK [AVG] MAX). During the input
‹ 2010 Micron Technology, Inc. All rights reserved.
t
CKSRX before pre-
t
XP has

Related parts for MT41J64M16JT-15E AIT:G