PNX1500E/G,557 NXP Semiconductors, PNX1500E/G,557 Datasheet - Page 147

IC MEDIA PROC 240MHZ 456-BGA

PNX1500E/G,557

Manufacturer Part Number
PNX1500E/G,557
Description
IC MEDIA PROC 240MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PNX1500E/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.14 V ~ 1.26 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Lead Free Status / Rohs Status
Compliant
Other names
568-1296
935277746557
PNX1500E/G
Philips Semiconductors
Volume 1 of 1
PNX15XX_SER_3
Product data sheet
Figure 3:
SYS_RST_OUT_N
time_out_int_pls
watchdog_count
watchdog_reset
interrupt_count
sys_rst_out_n
clk_dtl_mmio
Watchdog in Interrupt Mode
1: The interrupt is enabled then the watchdog count and the interrupt count registers are programmed.
2: The interrupt count is happening.
3: The interrupt count reaches the programmed value and a time out interrupt pulse is issued to the CPU.
4: The watchdog counter begins.
5: The interrupt has not been cleared. A watchdog reset is issued.
6: The internal and external resets are asserted.
peri_rst_n
2.3 The Software Reset
2.4 The External Software Reset
0
Here once the interrupt is asserted then the first counter is reset to zero
The counters operate with the DCS clock also called MMIO clock (clk_dtl_mmio).
The following
The software reset is started by writing a 0x1 to RST.CTL.DO_SW_RST bit.
The reset follows then the regular software reset timing,
The signal sys_rst_out_n signal can be asserted by writing a 0x1 to the
RST_CTL.ASSERT_SYS_RST_OUT bit.
The signal sys_rst_out_n signal can be de-asserted by writing a 0x1 to the
RST_CTL.REL_SYS_RST_OUT bit.
1
5. If step 4 does not occur before the count reaches the WATCHDOG_COUNT
6. A write with 0x1 to INTERRUPT_CLEAR stops the interrupt counter and restarts
7. The interrupt counter reaches the INTERRUPT_COUNT value, the PNX15xx
value an interrupt is issued to the TM3260 CPU and the second internal counter
(the interrupt counter) starts. The internal watchdog counter is reset and waits
the interrupt to be cleared.
the watchdog counter. Therefore for continuous watchdog timer operation start
back at step 5).
Series system reset is asserted.
1
2
Figure 3
2
//
//
//
//
//
//
Rev. 3 — 17 March 2006
0
pictures the events.
FE
FF
3
1
2
4
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
//
//
//
//
//
//
Section
//
PNX15xx Series
0
60
3.2.
Chapter 4: Reset
5
6
0
4-6

Related parts for PNX1500E/G,557