PNX1500E/G,557 NXP Semiconductors, PNX1500E/G,557 Datasheet - Page 721

IC MEDIA PROC 240MHZ 456-BGA

PNX1500E/G,557

Manufacturer Part Number
PNX1500E/G,557
Description
IC MEDIA PROC 240MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PNX1500E/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.14 V ~ 1.26 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Lead Free Status / Rohs Status
Compliant
Other names
568-1296
935277746557
PNX1500E/G
Philips Semiconductors
Volume 1 of 1
PNX15XX_SER_3
Product data sheet
Figure 9:
MMIO cmd
MMIO write data
Descr. read cmd.
Descr. read data
Descr. read last
MII receive data
Data write trans/cmd
Data write cmd/data
Data request ack.
Data receive ack.
Status write cmd.
Status write data
Status write last
Status request ack.
Status receive ack.
RxProduceIndex
RxConsumeIndex
Receive example waves
MMIO write enable Rx DMA
Packet already
underway when enabled,
discard for receive
Buffer two descriptors
Figure 9
for this example could look like.
Each pair of nibbles on the MII Interface is transferred to memory as a byte after
being delayed by 128 or 136 cycles for filtering by the receive filter and buffer
modules. The LAN100 removes the preamble, frame start delimiter, and CRC from
the MII data and checks the CRC. To limit the probability of NoDescriptor errors, the
LAN100 buffers two descriptors. After the write to memory is acknowledged for data
and status, the RxProduceIndex is updated. The software device driver should now
process the receive data, after which the it should update the RxConsumeIndex. For
100 Mb/s and 10 Mb/s the waveforms look identical except for frequency: in 10 Mb/s
mode the MII receive input clock is 2.5 MHz and in 100 Mb/s mode the input clock is
25 MHz.
In case an RMII PHY is connected to the MII Interface, the data communication
between the LAN100 and the PHY takes place at half the data-width and twice the
clock frequency (50 MHz). In
doubled frequency for the 100Mb/s mode. In 10Mb/s mode, data will only be
transmitted once every 10 clock cycles; an external clock gate disables the 50MHz
clock for the 9 cycles.
Preamble
illustrates what the memory transactions and the MII Interface transactions
First data in packet
128-136 cycles delay
due to filtering
Rev. 3 — 17 March 2006
0
Chapter 23: LAN100 — Ethernet Media Access Controller
Figure
Last data in fragment,
Write fragment status
0
Status written
tag status and data
9, the signal marked “MII receive data” will have
Both tags acknowledged,
update ProduceIndex,
set interrupts
CRC
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
PNX15xx Series
MMIO write, update
RxConsumeIndex
1
2
3
3
23-52

Related parts for PNX1500E/G,557