PNX1500E/G,557 NXP Semiconductors, PNX1500E/G,557 Datasheet - Page 31

IC MEDIA PROC 240MHZ 456-BGA

PNX1500E/G,557

Manufacturer Part Number
PNX1500E/G,557
Description
IC MEDIA PROC 240MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PNX1500E/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.14 V ~ 1.26 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Lead Free Status / Rohs Status
Compliant
Other names
568-1296
935277746557
PNX1500E/G
Philips Semiconductors
Volume 1 of 1
Table 4: PNX1500 Interface
PNX15XX_SER_3
Product data sheet
Pin Name
System Clock
XTAL_IN
XTAL_OUT
PCI_SYS_CLK
Miscellaneous System Interface
POR_IN_N
RESET_IN_N
SYS_RST_OUT_N
RESERVED
Main Memory Interface (DDR SDRAM controller)
Refer to
Section 10.3 on page 1-51
BGA
Ball
AB23 BPT3MCHDT5V
D11
E25
A11
D10
D9
C7
Remark: The pull-down in the BPT3MCHDT5V pads is NOT strong enough to
actually pull down a 5-V TTL input. Instead the TTL input pin sees a ‘1’.
Pad
Type
BPT3MCHT5V
BPT3MCHT5V
BPX2T14MCP
BPX2T14MCP
for board design guidelines
APIO1V2
APIO1V2
Rev. 3 — 17 March 2006
I/O
Type
OUT
OUT
OUT
I/O
IN
IN
IN
GPIO
#
-
-
-
-
-
-
-
P Description
U This clock is intended for use as the PCI clock in
U PNX1500 Power On Reset input. Asserting this
U PNX1500 reset input. Asserting this input low
U Active low peripheral reset output. This output is
D Reserved for future expansion. It has to be left
- PNX1500 main input clock. All internal clocks are
- Crystal oscillator output. Connect external crystal
derived from this 27 MHz input reference clock.
The crystal should be placed as close as possible
to the package. Refer to
board level connections.
This input follows the operating range of V
between this pin and XTAL_IN. Refer to
and
simple PNX1500 PCI configurations. It outputs a
33.23 MHz clock. A board level 27-33
resistor is recommended to reduce ringing.
input low triggers the hardware reset function of the
PNX1500 (including the JTAG state machine).
This pin can typically be connected to an on-board
reset upon voltage drop. It is active low. Upon
asserting this reset input, the PNX1500 asserts
SYS_RST_OUT_N to reset the attached peripheral
chips. This pin can also be tied to the PCI_RST
signal in a PCI bus systems. This pin is 5 V tolerant
input.
triggers the hardware reset function of the
PNX1500 (This does not reset the JTAG state
machine). Upon asserting this reset input,
PNX1500 asserts SYS_RST_OUT_N to reset
attached peripheral chips. This pin can also be tied
to the PCI_RST signal in a PCI bus systems.
With respect to the POR_IN_N reset pin, this pin
can be used has a warm reset. For most
applications, both reset pins can be tied together. it
is active low. This pin is 5 V tolerant input.
asserted upon any PNX1500 reset (hardware,
watchdog timer or software), and de-asserted by
PNX1500 system software. It is intended to be used
as a reset for external peripherals.
unconnected at the board level for normal
operation.
Figure 27
Chapter 1: Integrated Circuit Data
for board level connections.
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
PNX15xx Series
Figure 1
and
Figure 27
Figure 1
series
DD
for
.
1-4

Related parts for PNX1500E/G,557