PNX1500E/G,557 NXP Semiconductors, PNX1500E/G,557 Datasheet - Page 44

IC MEDIA PROC 240MHZ 456-BGA

PNX1500E/G,557

Manufacturer Part Number
PNX1500E/G,557
Description
IC MEDIA PROC 240MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PNX1500E/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.14 V ~ 1.26 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Lead Free Status / Rohs Status
Compliant
Other names
568-1296
935277746557
PNX1500E/G
Philips Semiconductors
Volume 1 of 1
Table 4: PNX1500 Interface
PNX15XX_SER_3
Product data sheet
Pin Name
GPIO06/CLOCK06
GPIO05/CLOCK05
GPIO04/CLOCK04
GPIO03/CLOCK03/
BOOT_MODE03
GPIO02/CLOCK02/
BOOT_MODE02
GPIO01/CLOCK01/
BOOT_MODE01
GPIO00/CLOCK00/
BOOT_MODE00
JTAG Interface (debug access port and 1149.1 boundary scan port)
JTAG_TDI
JTAG_TDO
JTAG_TCK
JTAG_TMS
Power Supplies and Ground
Refer to
for board level connection and decoupling associated with these pins.
VDDA
VSSA_1.2
VCCA[]
VSSA[]
VCCP[]
VCCM[]
Section 10. on page 1-49
BGA
Ball
A10
C11
B9
A8
A7
A4
A1
D6
B1
D5
A3
B3
B4
-
-
-
-
-
-
-
Pad
Type
BPX2T14MCP
BPTS1CHP
BPTS1CHP
BPTS1CHP
BPTS3CHP
BPTS1CHP
BPTS1CHP
BPTS1CHP
VDDE3V3
VDDE3V3
IPCHP
IPCHP
APOD
APOD
APOD
APOD
IPCP
-
-
-
Rev. 3 — 17 March 2006
I/O
Type
I/O/D
I/O/D
I/O/D
I/O/D
I/O/D
I/O/D
I/O/D
PWR
PWR
PWR
PWR
GND
GND
IN
IN
IN
O
-
-
-
GPIO
#
6
5
4
3
-
-
-
-
-
-
-
-
-
-
-
-
-
2
1
0
P Description
U
U
U
D After the power up and boot sequence, this pin
U
U
U
U JTAG Test Data Input.
U JTAG Test Clock Input.
U JTAG Test Mode Select Input.
-
-
-
- JTAG Test Data Output. This pin can either be an
- Analog, quiescent VDD. Refer to
- Analog, quiescent ground for the VDDA analog
- Analog, quiescent VCCP, 3.3 V. Refer to
- Analog, quiescent ground for the VCCA analog
- 3.3 V I/O power supply for peripherals I/Os. Refer to
- Power supply for the memory DDR-I I/Os (3.3 V
Used as GPIO pins. These pins can also be used to
output internally generated clocks for the external
components present on the board. These GPIO
pins can also be used as clocks for sampling or
pattern generation in the GPIO module
(Section 2.11.2 on page
GCLOCK05 requires a board level 27-33
resistor to reduce ringing.
functions as a GPIO[3] pin. This pin can also be
used as a clock for sampling or pattern generation
in the GPIO module. This GPIO pin may be
strapped with a resistor to VDD or VSS to
determine the PNX1500 boot mode upon reset.
After the power up and boot sequence, these pins
are configured as GPIO[2:0] pins. These pins can
also be used as clocks for sampling or pattern
generation in the GPIO module. These GPIO pins
may be strapped with resistors to VDD or VSS to
determine the PNX1500 boot mode upon reset.
output, or float. It is never an input.
board level connections.
supply. Refer to
connections.
for board level connections. Refer to
complete pin list.
supply. Refer to
connections. Refer to
Table 5
capable of ATE, not for functional operation). Refer
to
Table 5
for a complete pin list.
for a complete pin list.
Chapter 1: Integrated Circuit Data
Figure 27
Figure 26
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Table 5
PNX15xx Series
5-20). GPIO05/
for board level
for board level
for a complete pin list.
Figure 27
Table 5
Figure 26
for
series
for a
1-17

Related parts for PNX1500E/G,557