WG82574IT S LBAC Intel, WG82574IT S LBAC Datasheet - Page 259

no-image

WG82574IT S LBAC

Manufacturer Part Number
WG82574IT S LBAC
Description
CONTROLLER, ENET, INTEL 82574IT, 64PQFN
Manufacturer
Intel
Datasheet

Specifications of WG82574IT S LBAC

Ethernet Type
IEEE 802.3, IEEE 802.3u, IEEE 802.3ab
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
QFN
No. Of Pins
64
Package / Case
QFN
Interface Type
I2C, JTAG, PCI, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Programing Interface—82574 GbE Controller
9.1.2
Table 70.
Mandatory PCI Configuration Registers
The PCI configuration registers map is depicted below. See a detailed description for
registers loaded from the NVM at initialization time. Initialization values of the
configuration registers are marked in parenthesis. Color Notation in
Light Blue
Dark Grey
Configuration registers are assigned one of the attributes described in
R/W Attribute Table
RO
RW
R/W1C
ROS
RWS
R/W1CS
HwInit
RsvdP
RsvdZ
0x0
0x4
0x8
0xC
0x10
0x14
0x18
0x1C
0x20
0x24
Byte Offset
Attribute
R/W
Read-only register: Register bits are read-only and cannot be altered by software.
Read-write register: Register bits are read-write and can be either set or reset.
Read-only status, Write-1-to-clear status register, Writing a 0b to R/W1C bits has no effect.
Read-only register with sticky bits: Register bits are read-only and cannot be altered by
software. Bits are not cleared by reset and can only be reset with the PWRGOOD signal.
Devices that consume AUX power are not allowed to reset sticky bits when AUX power
consumption (either via AUX power or PME Enable) is enabled.
Read-write register with sticky bits: Register bits are read-write and can be either set or reset
by software to the desired state. Bits are not cleared by reset and can only be reset with the
PWRGOOD signal. Devices that consume AUX power are not allowed to reset sticky bits when
AUX power consumption (either via AUX power or PME Enable) is enabled.
Read-only status, Write-1-to-clear status register with sticky bits: Register bits indicate status
when read, a set bit indicating a status event can be cleared by writing a 1b. Writing a 0b to R/
W1C bits has no effect. Bits are not cleared by reset and can only be reset with the PWRGOOD
signal. Devices that consume AUX power are not allowed to reset sticky bits when AUX power
consumption (either via AUX power or PME Enable) is enabled.
Hardware Initialized: Register bits are initialized by firmware or hardware mechanisms such as
pin strapping or serial NVM. Bits are read-only after initialization and can only be reset (for
write-once by firmware) with PWRGOOD signal.
Reserved and Preserved: Reserved for future R/W implementations; software must preserve
value read for writes to bits.
Reserved and Zero: Reserved for future R/W1C implementations; software must use 0b for
writes to bits.
Read-only fields
Not used. Hardwired to zero.
BIST (0x00)
Byte 3
Status Register (0x0010)
Device ID
Class Code (0x020000)
Header Type (0x00 |
Byte 2
0x80)
Base Address 0
Base Address 1
Base Address 2
Base Address 3
Base Address 4
Base Address 5
Description
Latency Timer (0x00)
Byte 1
Command Register (0x0000)
Vendor ID (0x8086)
Figure
Revision ID (0x00)
Table
Cache Line Size
Byte 0
58:
(0x10)
70.
259

Related parts for WG82574IT S LBAC