MCF5282CVM66 Freescale, MCF5282CVM66 Datasheet - Page 388

MCF5282CVM66

Manufacturer Part Number
MCF5282CVM66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5282CVM66

Cpu Family
MCF528x
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Interface Type
CAN/I2C/QSPI/UART
Total Internal Ram Size
64KB
# I/os (max)
150
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
3.3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
MA-BGA
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM66
Manufacturer:
FREESCAL
Quantity:
152
Part Number:
MCF5282CVM66
Manufacturer:
FREESCALE
Quantity:
1 002
Part Number:
MCF5282CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVM66
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MCF5282CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
General Purpose Timer Modules (GPTA and GPTB)
The PORTTn data direction register controls the data direction of an input capture pin. External pin
conditions trigger input captures on input capture pins configured as inputs.
To configure a pin for input capture:
PORTTnDDR does not affect the data direction of an output compare pin. The output compare function
overrides the data direction register but does not affect the state of the data direction register.
To configure a pin for output compare:
Table 20-23
GPTE
20-20
N
0
0
1
1
1
1
1
1
1
1
1
1
1. Clear the pin’s IOS bit in GPTIOS.
2. Clear the pin’s DDR bit in PORTTnDDR.
3. Write to GPTCTL2 to select the input edge to detect.
1. Set the pin’s IOS bit in GPTIOS.
2. Write the output compare value to GPTCn.
3. Clear the pin’s DDR bit in PORTTnDDR.
4. Write to the OMn/OLn bits in GPTCTL1 to select the output action.
DDR
0
1
0
1
0
1
0
1
0
1
0
1
1
shows how various timer settings affect pin functionality.
GPTIOS
1 (OC)
0 (IC)
X
X
0
0
0
0
0
1
1
1
4
disable
EDGx
[B:A]
0 (IC
<> 0
<> 0
<> 0
<> 0
X
d)
X
X
0
X
X
X
(3)
OMx/
OLx
<> 0
<> 0
Table 20-23. GPT Settings and Pin Functions
0
X
X
X
X
X
X
X
X
0
5
2
OC3Mx
X
X
0
0
0
0
1
1
0
0
0
0
3
Data
Dir.
Out
Out
Out
Out
Out
Out
Out
Pin
In
In
In
In
In
OC action Output compare Pin readable only if DDR = 0
OC action Output compare Pin driven by OC action
Data reg.
Data reg.
Data reg.
Data reg.
Data reg.
Driven
Ext.
Ext.
Ext.
Ext.
Ext.
Pin
by
Digital output
Digital output
Digital output
Digital output
Digital output
Digital input
Digital input
Digital input
digital input
digital input
Function
IC and
IC and
Pin
GPT disabled by GPTEN = 0
GPT disabled by GPTEN = 0
Input capture disabled by EDGn
setting
Input capture disabled by EDGn
setting
Normal settings for input capture
Input capture of data driven to output
pin by CPU
OC3M setting has no effect because
IOS = 0
OC3M setting has no effect because
IOS = 0; input capture of data driven
to output pin by CPU
Output compare takes place but
does not affect the pin because of
the OMn/OLn setting
Output compare takes place but
does not affect the pin because of
the OMn/OLn setting
Freescale Semiconductor
Comments
(5)
(5)

Related parts for MCF5282CVM66